Merge tag 'xilinx-for-v2022.07-rc1-v2' of https://source.denx.de/u-boot/custodians...
[platform/kernel/u-boot.git] / include / configs / ls1046aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2016 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __LS1046AQDS_H__
7 #define __LS1046AQDS_H__
8
9 #include "ls1046a_common.h"
10
11 #define CONFIG_LAYERSCAPE_NS_ACCESS
12
13 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
14 /* Physical Memory Map */
15
16 #define SPD_EEPROM_ADDRESS              0x51
17 #define CONFIG_SYS_SPD_BUS_NUM          0
18
19 #ifdef CONFIG_DDR_ECC
20 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
21 #endif
22
23 #ifdef CONFIG_SYS_DPAA_FMAN
24 #define RGMII_PHY1_ADDR         0x1
25 #define RGMII_PHY2_ADDR         0x2
26 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
27 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
28 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
29 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
30 /* PHY address on QSGMII riser card on slot 2 */
31 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
32 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
33 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
34 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
35 #endif
36
37 /* IFC */
38 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
39 /*
40  * CONFIG_SYS_FLASH_BASE has the final address (core view)
41  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
42  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
43  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
44  */
45 #define CONFIG_SYS_FLASH_BASE                   0x60000000
46 #define CONFIG_SYS_FLASH_BASE_PHYS              CONFIG_SYS_FLASH_BASE
47 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY        0x00000000
48
49 #ifdef CONFIG_MTD_NOR_FLASH
50 #define CONFIG_SYS_FLASH_QUIET_TEST
51 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
52 #endif
53 #endif
54
55 /* LPUART */
56 #ifdef CONFIG_LPUART
57 #define CFG_UART_MUX_MASK       0x6
58 #define CFG_UART_MUX_SHIFT      1
59 #define CFG_LPUART_EN           0x2
60 #endif
61
62 /* EEPROM */
63 #define CONFIG_SYS_I2C_EEPROM_NXID
64 #define CONFIG_SYS_EEPROM_BUS_NUM               0
65
66 /*
67  * IFC Definitions
68  */
69 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
70 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
71 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
72                                 CSPR_PORT_SIZE_16 | \
73                                 CSPR_MSEL_NOR | \
74                                 CSPR_V)
75 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
76 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
77                                 + 0x8000000) | \
78                                 CSPR_PORT_SIZE_16 | \
79                                 CSPR_MSEL_NOR | \
80                                 CSPR_V)
81 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
82
83 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
84                                         CSOR_NOR_TRHZ_80)
85 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
86                                         FTIM0_NOR_TEADC(0x5) | \
87                                         FTIM0_NOR_TAVDS(0x6) | \
88                                         FTIM0_NOR_TEAHC(0x5))
89 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
90                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
91                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
92 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x8) | \
93                                         FTIM2_NOR_TCH(0x8) | \
94                                         FTIM2_NOR_TWPH(0xe) | \
95                                         FTIM2_NOR_TWP(0x1c))
96 #define CONFIG_SYS_NOR_FTIM3            0
97
98 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
99 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
100 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
101
102 #define CONFIG_SYS_FLASH_EMPTY_INFO
103 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
104                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
105
106 #define CONFIG_SYS_WRITE_SWAPPED_DATA
107
108 /*
109  * NAND Flash Definitions
110  */
111
112 #define CONFIG_SYS_NAND_BASE            0x7e800000
113 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
114
115 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
116
117 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
118                                 | CSPR_PORT_SIZE_8      \
119                                 | CSPR_MSEL_NAND        \
120                                 | CSPR_V)
121 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
122 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
123                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
124                                 | CSOR_NAND_ECC_MODE_8  /* 8-bit ECC */ \
125                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
126                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
127                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
128                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
129
130 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
131                                         FTIM0_NAND_TWP(0x18)   | \
132                                         FTIM0_NAND_TWCHT(0x7) | \
133                                         FTIM0_NAND_TWH(0xa))
134 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
135                                         FTIM1_NAND_TWBE(0x39)  | \
136                                         FTIM1_NAND_TRR(0xe)   | \
137                                         FTIM1_NAND_TRP(0x18))
138 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
139                                         FTIM2_NAND_TREH(0xa) | \
140                                         FTIM2_NAND_TWHRE(0x1e))
141 #define CONFIG_SYS_NAND_FTIM3           0x0
142
143 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
144 #define CONFIG_SYS_MAX_NAND_DEVICE      1
145 #define CONFIG_MTD_NAND_VERIFY_WRITE
146 #endif
147
148 #ifdef CONFIG_NAND_BOOT
149 #define CONFIG_SPL_PAD_TO               0x40000         /* block aligned */
150 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
151 #endif
152
153 #if defined(CONFIG_TFABOOT) || \
154         defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
155 #define CONFIG_QIXIS_I2C_ACCESS
156 #endif
157
158 /*
159  * QIXIS Definitions
160  */
161 #define CONFIG_FSL_QIXIS
162
163 #ifdef CONFIG_FSL_QIXIS
164 #define QIXIS_BASE                      0x7fb00000
165 #define QIXIS_BASE_PHYS                 QIXIS_BASE
166 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
167 #define QIXIS_LBMAP_SWITCH              6
168 #define QIXIS_LBMAP_MASK                0x0f
169 #define QIXIS_LBMAP_SHIFT               0
170 #define QIXIS_LBMAP_DFLTBANK            0x00
171 #define QIXIS_LBMAP_ALTBANK             0x04
172 #define QIXIS_LBMAP_NAND                0x09
173 #define QIXIS_LBMAP_SD                  0x00
174 #define QIXIS_LBMAP_SD_QSPI             0xff
175 #define QIXIS_LBMAP_QSPI                0xff
176 #define QIXIS_RCW_SRC_NAND              0x110
177 #define QIXIS_RCW_SRC_SD                0x040
178 #define QIXIS_RCW_SRC_QSPI              0x045
179 #define QIXIS_RST_CTL_RESET             0x41
180 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
181 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
182 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
183
184 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
185 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
186                                         CSPR_PORT_SIZE_8 | \
187                                         CSPR_MSEL_GPCM | \
188                                         CSPR_V)
189 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
190 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
191                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
192                                         CSOR_NOR_TRHZ_80)
193
194 /*
195  * QIXIS Timing parameters for IFC GPCM
196  */
197 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xc) | \
198                                         FTIM0_GPCM_TEADC(0x20) | \
199                                         FTIM0_GPCM_TEAHC(0x10))
200 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0x50) | \
201                                         FTIM1_GPCM_TRAD(0x1f))
202 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0x8) | \
203                                         FTIM2_GPCM_TCH(0x8) | \
204                                         FTIM2_GPCM_TWP(0xf0))
205 #define CONFIG_SYS_FPGA_FTIM3           0x0
206 #endif
207
208 #ifdef CONFIG_TFABOOT
209 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
210 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
211 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
212 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
213 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
214 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
215 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
216 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
217 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
218 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
219 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
220 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
221 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
222 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
223 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
224 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
225 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
226 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
227 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
228 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
229 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
230 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
231 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
232 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
233 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
234 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
235 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
236 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
237 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
238 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
239 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
240 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
241 #else
242 #ifdef CONFIG_NAND_BOOT
243 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
244 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
245 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
246 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
247 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
248 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
249 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
250 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
251 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
252 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
253 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
254 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
255 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
256 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
257 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
258 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
259 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
260 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
261 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
262 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
263 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
264 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
265 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
266 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
267 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
268 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
269 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
270 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
271 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
272 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
273 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
274 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
275 #else
276 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
277 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
278 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
279 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
280 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
281 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
282 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
283 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
284 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
285 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
286 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
287 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
288 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
289 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
290 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
291 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
292 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
293 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
294 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
295 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
296 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
297 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
298 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
299 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
300 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
301 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
302 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
303 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
304 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
305 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
306 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
307 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
308 #endif
309 #endif
310
311 /*
312  * I2C bus multiplexer
313  */
314 #define I2C_MUX_PCA_ADDR_PRI            0x77
315 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
316 #define I2C_RETIMER_ADDR                0x18
317 #define I2C_MUX_CH_DEFAULT              0x8
318 #define I2C_MUX_CH_CH7301               0xC
319 #define I2C_MUX_CH5                     0xD
320 #define I2C_MUX_CH6                     0xE
321 #define I2C_MUX_CH7                     0xF
322
323 #define I2C_MUX_CH_VOL_MONITOR 0xa
324
325 /* Voltage monitor on channel 2*/
326 #define I2C_VOL_MONITOR_ADDR           0x40
327 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
328 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
329 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
330
331 /* The lowest and highest voltage allowed for LS1046AQDS */
332 #define VDD_MV_MIN                      819
333 #define VDD_MV_MAX                      1212
334
335 /*
336  * Miscellaneous configurable options
337  */
338
339 #define CONFIG_SYS_INIT_SP_OFFSET \
340         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
341
342 /*
343  * Environment
344  */
345
346 #ifdef CONFIG_TFABOOT
347 #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; "   \
348                            "env exists secureboot && esbc_halt;;"
349 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd"      \
350                            "env exists secureboot && esbc_halt;;"
351 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "     \
352                            "env exists secureboot && esbc_halt;;"
353 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "   \
354                            "env exists secureboot && esbc_halt;;"
355 #endif
356
357 #include <asm/fsl_secure_boot.h>
358
359 #endif /* __LS1046AQDS_H__ */