change source file mode to 0644 instead of 0755
[profile/mobile/platform/kernel/u-boot-tm1.git] / board / spreadtrum / sp5735pad / ldo_sleep.c
1 #include <asm/arch/sci_types.h>
2 #include <asm/arch/adi_hal_internal.h>
3 #include <asm/arch/chip_drv_common_io.h>
4 #include <asm/arch/sprd_reg.h>
5
6 /***************************************************************************************************************************/
7 /*     VDD18 VDD28 VDD25 RF0 RF1 RF2 EMMCIO EMMCCORE DCDCARM DCDCWRF DCDCWPA DCDCGEN DCDCOTP AVDD18 SD SIM0 SIM1 SIM2 CAMA */
8 /* AP    x     x    v     v   v   v     v      v        v       v       v       x       v      v    v    v   v     v    v  */
9 /* CP0   x     x    v     v   v   x     x      x        x       v       x       x       x      x    x    x   x     x    x  */
10 /* CP1   x     x    v     x   x   x     x      x        x       x       x       x       x      x    x    x   x     x    x  */
11 /* CP2   x     x    v     v   x   v     x      x        x       v       x       x       x      x    x    x   x     x    x  */
12 /* EX0   x     x    x     v   x   x     x      x        x       x       x       x       x      x    x    x   x     x    x  */
13 /* EX1   x     x    x     x   v   x     x      x        x       x       x       x       x      x    x    x   x     x    x  */
14 /* EX2   x     x    x     v   x   x     x      x        x       x       x       x       x      x    x    x   x     x    x  */
15 /***************************************************************************************************************************/
16
17 /***************************************************************************************************************************/
18 /*     CAMD CMAIO CAMMOT USB CLSG LPREF LPRF0 LPRF1 LPRF2 LPEMMCIO LPEMMCCORE LPWPA  LPGEN   LPARM LPMEM LPCORE LPBG  BG   */
19 /* AP    v     v    v     v   v   v     v      v     v       v       v          x       v      v     v     v     v     v   */
20 /* CP0   x     x    x     x   x   x     x      x     x       x       x          x       x      x     x     x     x     x   */
21 /* CP1   x     x    x     x   x   x     x      x     x       x       x          x       x      x     x     x     x     x   */
22 /* CP2   x     x    x     x   x   x     v      v     x       x       x          x       x      x     x     x     x     x   */
23 /* EX0   x     x    x     x   x   x     x      x     v       x       x          x       x      x     x     x     x     x   */
24 /* EX1   x     x    x     x   x   x     x      x     x       x       x          x       x      x     x     x     x     x   */
25 /* EX2   x     x    x     x   x   x     x      x     x       x       x          x       x      x     x     x     x     x   */
26 /***************************************************************************************************************************/
27
28 void init_ldo_sleep_gr(void)
29 {
30 #if defined (CONFIG_SPX15)
31 #else
32
33         ANA_REG_OR(ANA_REG_GLB_LDO_DCDC_PD_RTCSET, (BIT_LDO_RF1_PD_RTCSET));
34         ANA_REG_AND(ANA_REG_GLB_LDO_DCDC_PD_RTCCLR, (~(BIT_LDO_RF1_PD_RTCSET)));
35
36         ANA_REG_OR(ANA_REG_GLB_LDO_PD_CTRL, (BIT_DCDC_WPA_PD));
37         /**********************************************
38          *   Following is AP LDO A DIE Sleep Control  *
39          *********************************************/
40         ANA_REG_SET(ANA_REG_GLB_LDO_SLP_CTRL0,
41                 BIT_SLP_IO_EN |
42                 BIT_SLP_DCDC_OTP_PD_EN |
43                 //BIT_SLP_DCDCGEN_PD_EN |
44                 //BIT_SLP_DCDCWPA_PD_EN |
45                 BIT_SLP_DCDCWRF_PD_EN |
46                 BIT_SLP_DCDCARM_PD_EN |
47                 BIT_SLP_LDOEMMCCORE_PD_EN |
48                 BIT_SLP_LDOEMMCIO_PD_EN |
49                 BIT_SLP_LDORF2_PD_EN |
50                 //BIT_SLP_LDORF1_PD_EN |
51                 BIT_SLP_LDORF0_PD_EN |
52                 BIT_SLP_LDOVDD25_PD_EN |
53                 //BIT_SLP_LDOVDD28_PD_EN |
54                 //BIT_SLP_LDOVDD18_PD_EN |
55                 0
56         );
57
58         ANA_REG_SET(ANA_REG_GLB_LDO_SLP_CTRL1,
59                 BIT_SLP_LDO_PD_EN |
60                 BIT_SLP_LDOLPREF_PD_EN |
61                 BIT_SLP_LDOCLSG_PD_EN |
62                 BIT_SLP_LDOUSB_PD_EN |
63                 BIT_SLP_LDOCAMMOT_PD_EN |
64                 BIT_SLP_LDOCAMIO_PD_EN |
65                 BIT_SLP_LDOCAMD_PD_EN |
66                 BIT_SLP_LDOCAMA_PD_EN |
67                 BIT_SLP_LDOSIM2_PD_EN |
68                 //BIT_SLP_LDOSIM1_PD_EN |
69                 //BIT_SLP_LDOSIM0_PD_EN |
70                 BIT_SLP_LDOSD_PD_EN |
71                 BIT_SLP_LDOAVDD18_PD_EN |
72                 0
73         );
74
75         ANA_REG_SET(ANA_REG_GLB_LDO_SLP_CTRL2,
76                 //BIT_SLP_DCDC_BG_LP_EN |
77                 //BIT_SLP_DCDCCORE_LP_EN |
78                 //BIT_SLP_DCDCMEM_LP_EN |
79                 //BIT_SLP_DCDCARM_LP_EN |
80                 //BIT_SLP_DCDCGEN_LP_EN |
81                 //BIT_SLP_DCDCWPA_LP_EN |
82                 //BIT_SLP_DCDCWRF_LP_EN |
83                 //BIT_SLP_LDOEMMCCORE_LP_EN |
84                 //BIT_SLP_LDOEMMCIO_LP_EN |
85                 //BIT_SLP_LDORF2_LP_EN |
86                 //BIT_SLP_LDORF1_LP_EN |
87                 //BIT_SLP_LDORF0_LP_EN |
88                 0
89         );
90
91         ANA_REG_SET(ANA_REG_GLB_LDO_SLP_CTRL3,
92                 //BIT_SLP_BG_LP_EN |
93                 //BIT_SLP_LDOVDD25_LP_EN |
94                 //BIT_SLP_LDOVDD28_LP_EN |
95                 //BIT_SLP_LDOVDD18_LP_EN |
96                 //BIT_SLP_LDOCLSG_LP_EN |
97                 //BIT_SLP_LDOUSB_LP_EN |
98                 //BIT_SLP_LDOCAMMOT_LP_EN |
99                 //BIT_SLP_LDOCAMIO_LP_EN |
100                 //BIT_SLP_LDOCAMD_LP_EN |
101                 //BIT_SLP_LDOCAMA_LP_EN |
102                 //BIT_SLP_LDOSIM2_LP_EN |
103                 //BIT_SLP_LDOSIM1_LP_EN |
104                 //BIT_SLP_LDOSIM0_LP_EN |
105                 //BIT_SLP_LDOSD_LP_EN |
106                 //BIT_SLP_LDOAVDD18_LP_EN |
107                 0
108         );
109
110         /****************************************
111         *   Following is CP LDO Sleep Control  *
112         ****************************************/
113
114         ANA_REG_SET(ANA_REG_GLB_LDO1828_XTL_CTL,
115                 //BIT_LDO_VDD18_EXT_XTL2_EN |
116                 //BIT_LDO_VDD18_EXT_XTL1_EN |
117                 //BIT_LDO_VDD18_EXT_XTL0_EN |  
118                 //BIT_LDO_VDD18_XTL2_EN     |
119                 //BIT_LDO_VDD18_XTL1_EN     |
120                 //BIT_LDO_VDD18_XTL0_EN     |
121                 //BIT_LDO_VDD28_EXT_XTL2_EN |
122                 //BIT_LDO_VDD28_EXT_XTL1_EN |
123                 //BIT_LDO_VDD28_EXT_XTL0_EN |
124                 //BIT_LDO_VDD28_XTL2_EN     |
125                 //BIT_LDO_VDD28_XTL1_EN     |
126                 //BIT_LDO_VDD28_XTL0_EN     |
127                 0
128         ); 
129
130         ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN0,
131                 BIT_LDO_XTL_EN |
132                 //BIT_LDO_RF1_EXT_XTL2_EN |
133                 //BIT_LDO_RF1_EXT_XTL1_EN |
134                 //BIT_LDO_RF1_EXT_XTL0_EN |
135                 //BIT_LDO_RF1_XTL2_EN |
136                 //BIT_LDO_RF1_XTL1_EN |
137                 //BIT_LDO_RF1_XTL0_EN |
138                 //BIT_LDO_RF0_EXT_XTL2_EN |
139                 //BIT_LDO_RF0_EXT_XTL1_EN |
140                 //BIT_LDO_RF0_EXT_XTL0_EN |
141                 BIT_LDO_RF0_XTL2_EN |
142                 BIT_LDO_RF0_XTL1_EN |
143                 BIT_LDO_RF0_XTL0_EN |
144                 0
145         );
146
147         ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN1,
148                 //BIT_LDO_VDD25_EXT_XTL2_EN |
149                 //BIT_LDO_VDD25_EXT_XTL1_EN |
150                 //BIT_LDO_VDD25_EXT_XTL0_EN |
151                 BIT_LDO_VDD25_XTL2_EN |
152                 BIT_LDO_VDD25_XTL1_EN |
153                 BIT_LDO_VDD25_XTL0_EN |
154                 //BIT_LDO_RF2_EXT_XTL2_EN |
155                 //BIT_LDO_RF2_EXT_XTL1_EN |
156                 //BIT_LDO_RF2_EXT_XTL0_EN |
157                 BIT_LDO_RF2_XTL2_EN |
158                 BIT_LDO_RF2_XTL1_EN |
159                 BIT_LDO_RF2_XTL0_EN |
160                 0
161         );
162
163         ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN2,
164                 //BIT_LDO_AVDD18_EXT_XTL2_EN |
165                 //BIT_LDO_AVDD18_EXT_XTL1_EN |
166                 //BIT_LDO_AVDD18_EXT_XTL0_EN |
167                 //BIT_LDO_AVDD18_XTL2_EN |
168                 //BIT_LDO_AVDD18_XTL1_EN |
169                 //BIT_LDO_AVDD18_XTL0_EN |
170                 //BIT_LDO_SIM2_EXT_XTL2_EN |
171                 //BIT_LDO_SIM2_EXT_XTL1_EN |
172                 //BIT_LDO_SIM2_EXT_XTL0_EN |
173                 //BIT_LDO_SIM2_XTL2_EN |
174                 //BIT_LDO_SIM2_XTL1_EN |
175                 //BIT_LDO_SIM2_XTL0_EN |
176                 0
177         );
178
179         ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN3,
180                 //BIT_DCDC_BG_EXT_XTL2_EN |
181                 //BIT_DCDC_BG_EXT_XTL1_EN |
182                 //BIT_DCDC_BG_EXT_XTL0_EN |
183                 BIT_DCDC_BG_XTL2_EN |
184                 BIT_DCDC_BG_XTL1_EN |
185                 BIT_DCDC_BG_XTL0_EN |
186                 //BIT_BG_EXT_XTL2_EN |
187                 //BIT_BG_EXT_XTL1_EN |
188                 //BIT_BG_EXT_XTL0_EN |
189                 //BIT_BG_XTL2_EN |
190                 //BIT_BG_XTL1_EN |
191                 //BIT_BG_XTL0_EN |
192                 0
193         );
194
195         ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN4,
196                 BIT_DCDC_WRF_XTL2_EN |
197                 //BIT_DCDC_WRF_XTL1_EN |
198                 BIT_DCDC_WRF_XTL0_EN |
199                 //BIT_DCDC_WPA_XTL2_EN |
200                 //BIT_DCDC_WPA_XTL1_EN |
201                 //BIT_DCDC_WPA_XTL0_EN |
202                 BIT_DCDC_MEM_XTL2_EN |
203                 BIT_DCDC_MEM_XTL1_EN |
204                 BIT_DCDC_MEM_XTL0_EN |
205                 BIT_DCDC_GEN_XTL2_EN |
206                 BIT_DCDC_GEN_XTL1_EN |
207                 BIT_DCDC_GEN_XTL0_EN |
208                 BIT_DCDC_CORE_XTL2_EN |
209                 BIT_DCDC_CORE_XTL1_EN |
210                 BIT_DCDC_CORE_XTL0_EN |
211                 0
212         );
213
214         ANA_REG_SET(ANA_REG_GLB_PWR_XTL_EN5,
215                 //BIT_DCDC_WRF_EXT_XTL2_EN |
216                 //BIT_DCDC_WRF_EXT_XTL1_EN |
217                 //BIT_DCDC_WRF_EXT_XTL0_EN |
218                 //BIT_DCDC_WPA_EXT_XTL2_EN |
219                 //BIT_DCDC_WPA_EXT_XTL1_EN |
220                 //BIT_DCDC_WPA_EXT_XTL0_EN |
221                 //BIT_DCDC_MEM_EXT_XTL2_EN |
222                 //BIT_DCDC_MEM_EXT_XTL1_EN |
223                 //BIT_DCDC_MEM_EXT_XTL0_EN |
224                 //BIT_DCDC_GEN_EXT_XTL2_EN |
225                 //BIT_DCDC_GEN_EXT_XTL1_EN |
226                 //BIT_DCDC_GEN_EXT_XTL0_EN |
227                 //BIT_DCDC_CORE_EXT_XTL2_EN |
228                 //BIT_DCDC_CORE_EXT_XTL1_EN |
229                 //BIT_DCDC_CORE_EXT_XTL0_EN |
230                 0
231         );
232
233         /************************************************
234         *   Following is AP/CP LDO D DIE Sleep Control   *
235         *************************************************/
236
237         CHIP_REG_SET(REG_PMU_APB_XTL0_REL_CFG,
238                 BIT_XTL0_AP_SEL |
239                 BIT_XTL0_CP0_SEL |
240                 BIT_XTL0_CP1_SEL |
241                 BIT_XTL0_CP2_SEL |
242                 0
243         );
244
245         CHIP_REG_SET(REG_PMU_APB_XTL1_REL_CFG,
246                 BIT_XTL1_AP_SEL |
247                 BIT_XTL1_CP0_SEL |
248                 BIT_XTL1_CP1_SEL |
249                 BIT_XTL1_CP2_SEL |
250                 0
251         );
252
253         CHIP_REG_SET(REG_PMU_APB_XTL2_REL_CFG,
254                 BIT_XTL2_AP_SEL |
255                 BIT_XTL2_CP0_SEL |
256                 BIT_XTL2_CP1_SEL |
257                 BIT_XTL2_CP2_SEL |
258                 0
259         );
260
261         CHIP_REG_SET(REG_PMU_APB_XTLBUF0_REL_CFG,
262                 BIT_XTLBUF0_CP2_SEL |
263                 BIT_XTLBUF0_CP1_SEL |
264                 BIT_XTLBUF0_CP0_SEL |
265                 BIT_XTLBUF0_AP_SEL  |
266                 0
267         );
268
269         CHIP_REG_SET(REG_PMU_APB_XTLBUF1_REL_CFG,
270                 BIT_XTLBUF1_CP2_SEL |
271                 BIT_XTLBUF1_CP1_SEL |
272                 BIT_XTLBUF1_CP0_SEL |
273                 BIT_XTLBUF1_AP_SEL  |
274                 0
275         );
276
277         CHIP_REG_SET(REG_PMU_APB_MPLL_REL_CFG,
278                 //BIT_MPLL_REF_SEL |
279                 //BIT_MPLL_CP2_SEL |
280                 //BIT_MPLL_CP1_SEL |
281                 //BIT_MPLL_CP0_SEL |
282                 BIT_MPLL_AP_SEL  |
283                 0
284         );
285
286         CHIP_REG_SET(REG_PMU_APB_DPLL_REL_CFG,
287                 //BIT_DPLL_REF_SEL |
288                 BIT_DPLL_CP2_SEL |
289                 BIT_DPLL_CP1_SEL |
290                 BIT_DPLL_CP0_SEL |
291                 BIT_DPLL_AP_SEL  |
292                 0
293         );
294
295         CHIP_REG_SET(REG_PMU_APB_TDPLL_REL_CFG,
296                 //BIT_TDPLL_REF_SEL |
297                 BIT_TDPLL_CP2_SEL |
298                 BIT_TDPLL_CP1_SEL |
299                 BIT_TDPLL_CP0_SEL |
300                 BIT_TDPLL_AP_SEL  |
301                 0
302         );
303
304         CHIP_REG_SET(REG_PMU_APB_WPLL_REL_CFG,
305                 BIT_WPLL_REF_SEL |
306                 //BIT_WPLL_CP2_SEL |
307                 //BIT_WPLL_CP1_SEL |
308                 BIT_WPLL_CP0_SEL |
309                 //BIT_WPLL_AP_SEL  |
310                 0
311         );
312
313         CHIP_REG_SET(REG_PMU_APB_CPLL_REL_CFG,
314                 //BIT_CPLL_REF_SEL |
315                 BIT_CPLL_CP2_SEL |
316                 BIT_CPLL_CP1_SEL |
317                 //BIT_CPLL_CP0_SEL |
318                 //BIT_CPLL_AP_SEL  |
319                 0
320         );
321
322         CHIP_REG_SET(REG_PMU_APB_PD_CA7_TOP_CFG,
323                 BIT_PD_CA7_TOP_AUTO_SHUTDOWN_EN         |
324                 BITS_PD_CA7_TOP_PWR_ON_DLY(8)           |
325                 BITS_PD_CA7_TOP_PWR_ON_SEQ_DLY(2)       |
326                 BITS_PD_CA7_TOP_ISO_ON_DLY(4)           |
327                 0
328         );
329
330         CHIP_REG_SET(REG_PMU_APB_PD_CA7_C0_CFG,
331                 BIT_PD_CA7_C0_AUTO_SHUTDOWN_EN          |
332                 BITS_PD_CA7_C0_PWR_ON_DLY(8)            |
333                 BITS_PD_CA7_C0_PWR_ON_SEQ_DLY(6)        |
334                 BITS_PD_CA7_C0_ISO_ON_DLY(2)            |
335                 0
336         );
337
338         CHIP_REG_SET(REG_PMU_APB_PD_CA7_C1_CFG,
339                 BIT_PD_CA7_C1_FORCE_SHUTDOWN            |
340                 BITS_PD_CA7_C1_PWR_ON_DLY(8)            |
341                 BITS_PD_CA7_C1_PWR_ON_SEQ_DLY(4)        |
342                 BITS_PD_CA7_C1_ISO_ON_DLY(2)            |
343                 0
344         );
345
346         CHIP_REG_SET(REG_PMU_APB_PD_CA7_C2_CFG,
347                 BIT_PD_CA7_C2_FORCE_SHUTDOWN            |
348                 BITS_PD_CA7_C2_PWR_ON_DLY(8)            |
349                 BITS_PD_CA7_C2_PWR_ON_SEQ_DLY(4)        |
350                 BITS_PD_CA7_C2_ISO_ON_DLY(2)            |
351                 0
352         );
353
354         CHIP_REG_SET(REG_PMU_APB_PD_CA7_C3_CFG,
355                 BIT_PD_CA7_C3_FORCE_SHUTDOWN            |
356                 BITS_PD_CA7_C3_PWR_ON_DLY(8)            |
357                 BITS_PD_CA7_C3_PWR_ON_SEQ_DLY(4)        |
358                 BITS_PD_CA7_C3_ISO_ON_DLY(2)            |
359                 0
360         );
361
362         CHIP_REG_SET(REG_PMU_APB_PD_AP_SYS_CFG,
363                 BIT_PD_AP_SYS_AUTO_SHUTDOWN_EN          |
364                 BITS_PD_AP_SYS_PWR_ON_DLY(8)            |
365                 BITS_PD_AP_SYS_PWR_ON_SEQ_DLY(0)        |
366                 BITS_PD_AP_SYS_ISO_ON_DLY(6)            |
367                 0
368         );
369
370         CHIP_REG_SET(REG_PMU_APB_PD_MM_TOP_CFG,
371                 BIT_PD_MM_TOP_FORCE_SHUTDOWN            |
372                 BITS_PD_MM_TOP_PWR_ON_DLY(8)            |
373                 BITS_PD_MM_TOP_PWR_ON_SEQ_DLY(0)        |
374                 BITS_PD_MM_TOP_ISO_ON_DLY(4)            |
375                 0
376         );
377
378         CHIP_REG_SET(REG_PMU_APB_PD_GPU_TOP_CFG,
379                 BIT_PD_GPU_TOP_FORCE_SHUTDOWN           |
380                 BITS_PD_GPU_TOP_PWR_ON_DLY(8)   |
381                 BITS_PD_GPU_TOP_PWR_ON_SEQ_DLY(0)       |
382                 BITS_PD_GPU_TOP_ISO_ON_DLY(4)           |
383                 0
384         );
385
386         CHIP_REG_SET(REG_PMU_APB_PD_PUB_SYS_CFG,
387                 BIT_PD_PUB_SYS_AUTO_SHUTDOWN_EN         |
388                 BITS_PD_PUB_SYS_PWR_ON_DLY(8)           |
389                 BITS_PD_PUB_SYS_PWR_ON_SEQ_DLY(0)       |
390                 BITS_PD_PUB_SYS_ISO_ON_DLY(6)           |
391                 0
392         );
393
394         CHIP_REG_SET(REG_PMU_APB_XTL_WAIT_CNT,
395                 BITS_XTL1_WAIT_CNT(0x39)                |
396                 BITS_XTL0_WAIT_CNT(0x39)                |
397                 0
398         );
399
400         CHIP_REG_SET(REG_PMU_APB_XTLBUF_WAIT_CNT,
401                 BITS_XTLBUF1_WAIT_CNT(7)                |
402                 BITS_XTLBUF0_WAIT_CNT(7)                |
403                 0
404         );
405
406         CHIP_REG_SET(REG_PMU_APB_PLL_WAIT_CNT1,
407                 BITS_WPLL_WAIT_CNT(7)                   |
408                 BITS_TDPLL_WAIT_CNT(7)                  |
409                 BITS_DPLL_WAIT_CNT(7)                   |
410                 BITS_MPLL_WAIT_CNT(7)                   |
411                 0
412         );
413
414         CHIP_REG_SET(REG_PMU_APB_PLL_WAIT_CNT2,
415                 BITS_WIFIPLL2_WAIT_CNT(7)               |
416                 BITS_WIFIPLL1_WAIT_CNT(7)               |
417                 BITS_CPLL_WAIT_CNT(7)                   |
418                 0
419         );
420
421         ANA_REG_SET(ANA_REG_GLB_SLP_WAIT_DCDCARM,
422                 BITS_SLP_IN_WAIT_DCDCARM(9)             |
423                 BITS_SLP_OUT_WAIT_DCDCARM(8)            |
424                 0
425         );
426 #endif
427 }