treewide: Migrate CONFIG_SYS_ALT_MEMTEST to Kconfig
[platform/kernel/u-boot.git] / include / configs / xpedite550x.h
1 /*
2  * Copyright 2010 Extreme Engineering Solutions, Inc.
3  * Copyright 2007-2008 Freescale Semiconductor, Inc.
4  *
5  * SPDX-License-Identifier:     GPL-2.0+
6  */
7
8 /*
9  * xpedite550x board configuration file
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 /*
15  * High Level Configuration Options
16  */
17 #define CONFIG_SYS_BOARD_NAME   "XPedite5500"
18 #define CONFIG_SYS_FORM_PMC_XMC 1
19 #define CONFIG_PRPMC_PCI_ALIAS  "pci0"  /* Processor PMC interface on pci0 */
20 #define CONFIG_BOARD_EARLY_INIT_R       /* Call board_pre_init */
21
22 #define CONFIG_PCI_SCAN_SHOW    1       /* show pci devices on startup */
23 #define CONFIG_PCIE1            1       /* PCIE controller 1 (PEX8112 or XMC) */
24 #define CONFIG_FSL_PCI_INIT     1       /* Use common FSL init code */
25 #define CONFIG_PCI_INDIRECT_BRIDGE 1    /* indirect PCI bridge support */
26 #define CONFIG_SYS_PCI_64BIT    1       /* enable 64-bit PCI resources */
27 #define CONFIG_FSL_PCIE_RESET   1       /* need PCIe reset errata */
28
29 /*
30  * Multicore config
31  */
32 #define CONFIG_MP
33 #define CONFIG_BPTR_VIRT_ADDR   0xee000000      /* virt boot page address */
34 #define CONFIG_MPC8xxx_DISABLE_BPTR             /* Don't leave BPTR enabled */
35
36 /*
37  * DDR config
38  */
39 #define CONFIG_SPD_EEPROM               /* Use SPD EEPROM for DDR setup */
40 #define CONFIG_DDR_SPD
41 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
42 #define SPD_EEPROM_ADDRESS                      0x54
43 #define SPD_EEPROM_OFFSET               0x200   /* OFFSET of SPD in EEPROM */
44 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
45 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
46 #define CONFIG_DDR_ECC
47 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
48 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000 /* DDR is system memory*/
49 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
50 #define CONFIG_VERY_BIG_RAM
51
52 #ifndef __ASSEMBLY__
53 extern unsigned long get_board_sys_clk(unsigned long dummy);
54 extern unsigned long get_board_ddr_clk(unsigned long dummy);
55 #endif
56
57 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0) /* sysclk for MPC85xx */
58 #define CONFIG_DDR_CLK_FREQ     get_board_ddr_clk(0) /* ddrclk for MPC85xx */
59
60 /*
61  * These can be toggled for performance analysis, otherwise use default.
62  */
63 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
64 #define CONFIG_BTB                      /* toggle branch predition */
65 #define CONFIG_ENABLE_36BIT_PHYS        1
66
67 #define CONFIG_SYS_CCSRBAR              0xef000000
68 #define CONFIG_SYS_CCSRBAR_PHYS_LOW     CONFIG_SYS_CCSRBAR
69
70 /*
71  * Diagnostics
72  */
73 #define CONFIG_SYS_MEMTEST_START        0x10000000
74 #define CONFIG_SYS_MEMTEST_END          0x20000000
75 #define CONFIG_POST                     (CONFIG_SYS_POST_MEMORY | \
76                                          CONFIG_SYS_POST_I2C)
77 #define I2C_ADDR_LIST                   {CONFIG_SYS_I2C_EEPROM_ADDR,    \
78                                          CONFIG_SYS_I2C_LM75_ADDR,      \
79                                          CONFIG_SYS_I2C_LM90_ADDR,      \
80                                          CONFIG_SYS_I2C_PCA953X_ADDR0,  \
81                                          CONFIG_SYS_I2C_PCA953X_ADDR2,  \
82                                          CONFIG_SYS_I2C_PCA953X_ADDR3,  \
83                                          CONFIG_SYS_I2C_RTC_ADDR}
84
85 /*
86  * Memory map
87  * 0x0000_0000 0x7fff_ffff      DDR                     2G Cacheable
88  * 0x8000_0000 0xbfff_ffff      PCIe1 Mem               1G non-cacheable
89  * 0xe000_0000 0xe7ff_ffff      SRAM/SSRAM/L1 Cache     128M non-cacheable
90  * 0xe800_0000 0xe87f_ffff      PCIe1 IO                8M non-cacheable
91  * 0xee00_0000 0xee00_ffff      Boot page translation   4K non-cacheable
92  * 0xef00_0000 0xef0f_ffff      CCSR/IMMR               1M non-cacheable
93  * 0xef80_0000 0xef8f_ffff      NAND Flash              1M non-cacheable
94  * 0xf000_0000 0xf7ff_ffff      NOR Flash 2             128M non-cacheable
95  * 0xf800_0000 0xffff_ffff      NOR Flash 1             128M non-cacheable
96  */
97
98 #define CONFIG_SYS_LBC_LCRR     (LCRR_CLKDIV_8 | LCRR_EADC_3)
99
100 /*
101  * NAND flash configuration
102  */
103 #define CONFIG_SYS_NAND_BASE            0xef800000
104 #define CONFIG_SYS_NAND_BASE2           0xef840000 /* Unused at this time */
105 #define CONFIG_SYS_NAND_BASE_LIST       {CONFIG_SYS_NAND_BASE, \
106                                          CONFIG_SYS_NAND_BASE2}
107 #define CONFIG_SYS_MAX_NAND_DEVICE      2
108 #define CONFIG_NAND_FSL_ELBC
109
110 /*
111  * NOR flash configuration
112  */
113 #define CONFIG_SYS_FLASH_BASE           0xf8000000
114 #define CONFIG_SYS_FLASH_BASE2          0xf0000000
115 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE2}
116 #define CONFIG_SYS_MAX_FLASH_BANKS      2               /* number of banks */
117 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
118 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
119 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
120 #define CONFIG_FLASH_CFI_DRIVER
121 #define CONFIG_SYS_FLASH_CFI
122 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
123 #define CONFIG_SYS_FLASH_AUTOPROTECT_LIST       { {0xfff40000, 0xc0000}, \
124                                                   {0xf7f40000, 0xc0000} }
125 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
126
127 /*
128  * Chip select configuration
129  */
130 /* NOR Flash 0 on CS0 */
131 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE  | \
132                                  BR_PS_16               | \
133                                  BR_V)
134 #define CONFIG_SYS_OR0_PRELIM   (OR_AM_128MB            | \
135                                  OR_GPCM_CSNT           | \
136                                  OR_GPCM_XACS           | \
137                                  OR_GPCM_ACS_DIV2       | \
138                                  OR_GPCM_SCY_8          | \
139                                  OR_GPCM_TRLX           | \
140                                  OR_GPCM_EHTR           | \
141                                  OR_GPCM_EAD)
142
143 /* NOR Flash 1 on CS1 */
144 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_FLASH_BASE2 | \
145                                  BR_PS_16               | \
146                                  BR_V)
147 #define CONFIG_SYS_OR1_PRELIM   CONFIG_SYS_OR0_PRELIM
148
149 /* NAND flash on CS2 */
150 #define CONFIG_SYS_BR2_PRELIM   (CONFIG_SYS_NAND_BASE   | \
151                                  (2<<BR_DECC_SHIFT)     | \
152                                  BR_PS_8                | \
153                                  BR_MS_FCM              | \
154                                  BR_V)
155
156 /* NAND flash on CS2 */
157 #define CONFIG_SYS_OR2_PRELIM   (OR_AM_256KB    | \
158                                  OR_FCM_PGS     | \
159                                  OR_FCM_CSCT    | \
160                                  OR_FCM_CST     | \
161                                  OR_FCM_CHT     | \
162                                  OR_FCM_SCY_1   | \
163                                  OR_FCM_TRLX    | \
164                                  OR_FCM_EHTR)
165
166 /* NAND flash on CS3 */
167 #define CONFIG_SYS_BR3_PRELIM   (CONFIG_SYS_NAND_BASE2  | \
168                                  (2<<BR_DECC_SHIFT)     | \
169                                  BR_PS_8                | \
170                                  BR_MS_FCM              | \
171                                  BR_V)
172 #define CONFIG_SYS_OR3_PRELIM   CONFIG_SYS_OR2_PRELIM
173
174 /*
175  * Use L1 as initial stack
176  */
177 #define CONFIG_SYS_INIT_RAM_LOCK        1
178 #define CONFIG_SYS_INIT_RAM_ADDR        0xe0000000
179 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
180
181 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
182 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
183
184 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)    /* Reserve 512 KB for Mon */
185 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc */
186
187 /*
188  * Serial Port
189  */
190 #define CONFIG_SYS_NS16550_SERIAL
191 #define CONFIG_SYS_NS16550_REG_SIZE     1
192 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
193 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
194 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
195 #define CONFIG_SYS_BAUDRATE_TABLE       \
196         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
197 #define CONFIG_LOADS_ECHO               1       /* echo on for serial download */
198 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
199
200
201 /*
202  * I2C
203  */
204 #define CONFIG_SYS_I2C
205 #define CONFIG_SYS_I2C_FSL
206 #define CONFIG_SYS_FSL_I2C_SPEED        400000
207 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
208 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
209 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
210 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
211 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
212
213 /* I2C DS7505 temperature sensor */
214 #define CONFIG_SYS_I2C_LM75_ADDR        0x48
215
216 /* I2C ADT7461 temperature sensor */
217 #define CONFIG_SYS_I2C_LM90_ADDR        0x4C
218
219 /* I2C EEPROM - AT24C128B */
220 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x54
221 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          2
222 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       6       /* 64 byte pages */
223 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   10      /* take up to 10 msec */
224
225 /* I2C RTC */
226 #define CONFIG_RTC_M41T11               1
227 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
228 #define CONFIG_SYS_M41T11_BASE_YEAR     2000
229
230 /* GPIO */
231 #define CONFIG_PCA953X
232 #define CONFIG_SYS_I2C_PCA953X_ADDR0    0x18
233 #define CONFIG_SYS_I2C_PCA953X_ADDR1    0x1c
234 #define CONFIG_SYS_I2C_PCA953X_ADDR2    0x1e
235 #define CONFIG_SYS_I2C_PCA953X_ADDR3    0x1f
236 #define CONFIG_SYS_I2C_PCA953X_ADDR     CONFIG_SYS_I2C_PCA953X_ADDR0
237
238 /*
239  * GPIO pin definitions, PU = pulled high, PD = pulled low
240  */
241 /* PCA9557 @ 0x18*/
242 #define CONFIG_SYS_PCA953X_C0_SER0_EN           0x01 /* PU; UART0 enable (1: enabled) */
243 #define CONFIG_SYS_PCA953X_C0_SER0_MODE         0x02 /* PU; UART0 serial mode select (1: RS-485, 0: RS-232) */
244 #define CONFIG_SYS_PCA953X_C0_SER1_EN           0x04 /* PU; UART1 enable (1: enabled) */
245 #define CONFIG_SYS_PCA953X_C0_SER1_MODE         0x08 /* PU; UART1 serial mode select (1: RS-485, 0: RS-232) */
246 #define CONFIG_SYS_PCA953X_C0_FLASH_PASS_CS     0x10 /* PU; Boot flash CS select */
247 #define CONFIG_SYS_PCA953X_NVM_WP               0x20 /* PU; Write protection (0: disabled, 1: enabled) */
248
249 /* PCA9557 @ 0x1e*/
250 #define CONFIG_SYS_PCA953X_XMC_GA0              0x01 /* PU; */
251 #define CONFIG_SYS_PCA953X_XMC_GA1              0x02 /* PU; */
252 #define CONFIG_SYS_PCA953X_XMC_GA2              0x04 /* PU; */
253 #define CONFIG_SYS_PCA953X_XMC_WAKE             0x10 /* PU; */
254 #define CONFIG_SYS_PCA953X_XMC_BIST             0x20 /* Enable XMC BIST */
255 #define CONFIG_SYS_PCA953X_PMC_EREADY           0x40 /* PU; PMC PCI eready */
256 #define CONFIG_SYS_PCA953X_PMC_MONARCH          0x80 /* PMC monarch mode enable */
257
258 /* PCA9557 @ 0x1f */
259 #define CONFIG_SYS_PCA953X_MC_GPIO0             0x01 /* PU; */
260 #define CONFIG_SYS_PCA953X_MC_GPIO1             0x02 /* PU; */
261 #define CONFIG_SYS_PCA953X_MC_GPIO2             0x04 /* PU; */
262 #define CONFIG_SYS_PCA953X_MC_GPIO3             0x08 /* PU; */
263 #define CONFIG_SYS_PCA953X_MC_GPIO4             0x10 /* PU; */
264 #define CONFIG_SYS_PCA953X_MC_GPIO5             0x20 /* PU; */
265 #define CONFIG_SYS_PCA953X_MC_GPIO6             0x40 /* PU; */
266 #define CONFIG_SYS_PCA953X_MC_GPIO7             0x80 /* PU; */
267
268 /*
269  * General PCI
270  * Memory space is mapped 1-1, but I/O space must start from 0.
271  */
272
273 /* controller 1 - PEX8112 or XMC, depending on build option */
274 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
275 #define CONFIG_SYS_PCIE1_MEM_PHYS       CONFIG_SYS_PCIE1_MEM_BUS
276 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x40000000      /* 1G */
277 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
278 #define CONFIG_SYS_PCIE1_IO_PHYS        0xe8000000
279 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000      /* 8M */
280
281 /*
282  * Networking options
283  */
284 #define CONFIG_TSEC_ENET                /* tsec ethernet support */
285 #define CONFIG_TSEC_TBI
286 #define CONFIG_MII              1       /* MII PHY management */
287 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
288 #define CONFIG_ETHPRIME         "eTSEC2"
289
290 /*
291  * In-band SGMII auto-negotiation between TBI and BCM5482S PHY fails, force
292  * 1000mbps SGMII link
293  */
294 #define CONFIG_TSEC_TBICR_SETTINGS ( \
295                 TBICR_PHY_RESET \
296                 | TBICR_FULL_DUPLEX \
297                 | TBICR_SPEED1_SET \
298                 )
299
300 #define CONFIG_TSEC1            1
301 #define CONFIG_TSEC1_NAME       "eTSEC1"
302 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
303 #define TSEC1_PHY_ADDR          1
304 #define TSEC1_PHYIDX            0
305 #define CONFIG_HAS_ETH0
306
307 #define CONFIG_TSEC2            1
308 #define CONFIG_TSEC2_NAME       "eTSEC2"
309 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
310 #define TSEC2_PHY_ADDR          2
311 #define TSEC2_PHYIDX            0
312 #define CONFIG_HAS_ETH1
313
314 #define CONFIG_TSEC3            1
315 #define CONFIG_TSEC3_NAME       "eTSEC3"
316 #define TSEC3_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
317 #define TSEC3_PHY_ADDR          3
318 #define TSEC3_PHYIDX            0
319 #define CONFIG_HAS_ETH2
320
321 /*
322  * USB
323  */
324 #define CONFIG_USB_EHCI_FSL
325 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
326
327 /*
328  * Miscellaneous configurable options
329  */
330 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
331 #define CONFIG_LOADADDR         0x1000000       /* default location for tftp and bootm */
332 #define CONFIG_PREBOOT                          /* enable preboot variable */
333 #define CONFIG_INTEGRITY                        /* support booting INTEGRITY OS */
334
335 /*
336  * For booting Linux, the board info and command line data
337  * have to be in the first 16 MB of memory, since this is
338  * the maximum mapped by the Linux kernel during initialization.
339  */
340 #define CONFIG_SYS_BOOTMAPSZ    (16 << 20)      /* Initial Memory map for Linux*/
341 #define CONFIG_SYS_BOOTM_LEN    (16 << 20)      /* Increase max gunzip size */
342
343 /*
344  * Environment Configuration
345  */
346 #define CONFIG_ENV_SECT_SIZE    0x20000         /* 128k (one sector) for env */
347 #define CONFIG_ENV_SIZE         0x8000
348 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - (256 * 1024))
349
350 /*
351  * Flash memory map:
352  * fff80000 - ffffffff     Pri U-Boot (512 KB)
353  * fff40000 - fff7ffff     Pri U-Boot Environment (256 KB)
354  * fff00000 - fff3ffff     Pri FDT (256KB)
355  * fef00000 - ffefffff     Pri OS image (16MB)
356  * f8000000 - feefffff     Pri OS Use/Filesystem (111MB)
357  *
358  * f7f80000 - f7ffffff     Sec U-Boot (512 KB)
359  * f7f40000 - f7f7ffff     Sec U-Boot Environment (256 KB)
360  * f7f00000 - f7f3ffff     Sec FDT (256KB)
361  * f6f00000 - f7efffff     Sec OS image (16MB)
362  * f0000000 - f6efffff     Sec OS Use/Filesystem (111MB)
363  */
364 #define CONFIG_UBOOT1_ENV_ADDR  __stringify(0xfff80000)
365 #define CONFIG_UBOOT2_ENV_ADDR  __stringify(0xf7f80000)
366 #define CONFIG_FDT1_ENV_ADDR    __stringify(0xfff00000)
367 #define CONFIG_FDT2_ENV_ADDR    __stringify(0xf7f00000)
368 #define CONFIG_OS1_ENV_ADDR     __stringify(0xfef00000)
369 #define CONFIG_OS2_ENV_ADDR     __stringify(0xf6f00000)
370
371 #define CONFIG_PROG_UBOOT1                                              \
372         "$download_cmd $loadaddr $ubootfile; "                          \
373         "if test $? -eq 0; then "                                       \
374                 "protect off "CONFIG_UBOOT1_ENV_ADDR" +80000; "         \
375                 "erase "CONFIG_UBOOT1_ENV_ADDR" +80000; "               \
376                 "cp.w $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 40000; "       \
377                 "protect on "CONFIG_UBOOT1_ENV_ADDR" +80000; "          \
378                 "cmp.b $loadaddr "CONFIG_UBOOT1_ENV_ADDR" 80000; "      \
379                 "if test $? -ne 0; then "                               \
380                         "echo PROGRAM FAILED; "                         \
381                 "else; "                                                \
382                         "echo PROGRAM SUCCEEDED; "                      \
383                 "fi; "                                                  \
384         "else; "                                                        \
385                 "echo DOWNLOAD FAILED; "                                \
386         "fi;"
387
388 #define CONFIG_PROG_UBOOT2                                              \
389         "$download_cmd $loadaddr $ubootfile; "                          \
390         "if test $? -eq 0; then "                                       \
391                 "protect off "CONFIG_UBOOT2_ENV_ADDR" +80000; "         \
392                 "erase "CONFIG_UBOOT2_ENV_ADDR" +80000; "               \
393                 "cp.w $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 40000; "       \
394                 "protect on "CONFIG_UBOOT2_ENV_ADDR" +80000; "          \
395                 "cmp.b $loadaddr "CONFIG_UBOOT2_ENV_ADDR" 80000; "      \
396                 "if test $? -ne 0; then "                               \
397                         "echo PROGRAM FAILED; "                         \
398                 "else; "                                                \
399                         "echo PROGRAM SUCCEEDED; "                      \
400                 "fi; "                                                  \
401         "else; "                                                        \
402                 "echo DOWNLOAD FAILED; "                                \
403         "fi;"
404
405 #define CONFIG_BOOT_OS_NET                                              \
406         "$download_cmd $osaddr $osfile; "                               \
407         "if test $? -eq 0; then "                                       \
408                 "if test -n $fdtaddr; then "                            \
409                         "$download_cmd $fdtaddr $fdtfile; "             \
410                         "if test $? -eq 0; then "                       \
411                                 "bootm $osaddr - $fdtaddr; "            \
412                         "else; "                                        \
413                                 "echo FDT DOWNLOAD FAILED; "            \
414                         "fi; "                                          \
415                 "else; "                                                \
416                         "bootm $osaddr; "                               \
417                 "fi; "                                                  \
418         "else; "                                                        \
419                 "echo OS DOWNLOAD FAILED; "                             \
420         "fi;"
421
422 #define CONFIG_PROG_OS1                                                 \
423         "$download_cmd $osaddr $osfile; "                               \
424         "if test $? -eq 0; then "                                       \
425                 "erase "CONFIG_OS1_ENV_ADDR" +$filesize; "              \
426                 "cp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "        \
427                 "cmp.b $osaddr "CONFIG_OS1_ENV_ADDR" $filesize; "       \
428                 "if test $? -ne 0; then "                               \
429                         "echo OS PROGRAM FAILED; "                      \
430                 "else; "                                                \
431                         "echo OS PROGRAM SUCCEEDED; "                   \
432                 "fi; "                                                  \
433         "else; "                                                        \
434                 "echo OS DOWNLOAD FAILED; "                             \
435         "fi;"
436
437 #define CONFIG_PROG_OS2                                                 \
438         "$download_cmd $osaddr $osfile; "                               \
439         "if test $? -eq 0; then "                                       \
440                 "erase "CONFIG_OS2_ENV_ADDR" +$filesize; "              \
441                 "cp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "        \
442                 "cmp.b $osaddr "CONFIG_OS2_ENV_ADDR" $filesize; "       \
443                 "if test $? -ne 0; then "                               \
444                         "echo OS PROGRAM FAILED; "                      \
445                 "else; "                                                \
446                         "echo OS PROGRAM SUCCEEDED; "                   \
447                 "fi; "                                                  \
448         "else; "                                                        \
449                 "echo OS DOWNLOAD FAILED; "                             \
450         "fi;"
451
452 #define CONFIG_PROG_FDT1                                                \
453         "$download_cmd $fdtaddr $fdtfile; "                             \
454         "if test $? -eq 0; then "                                       \
455                 "erase "CONFIG_FDT1_ENV_ADDR" +$filesize;"              \
456                 "cp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "      \
457                 "cmp.b $fdtaddr "CONFIG_FDT1_ENV_ADDR" $filesize; "     \
458                 "if test $? -ne 0; then "                               \
459                         "echo FDT PROGRAM FAILED; "                     \
460                 "else; "                                                \
461                         "echo FDT PROGRAM SUCCEEDED; "                  \
462                 "fi; "                                                  \
463         "else; "                                                        \
464                 "echo FDT DOWNLOAD FAILED; "                            \
465         "fi;"
466
467 #define CONFIG_PROG_FDT2                                                \
468         "$download_cmd $fdtaddr $fdtfile; "                             \
469         "if test $? -eq 0; then "                                       \
470                 "erase "CONFIG_FDT2_ENV_ADDR" +$filesize;"              \
471                 "cp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "      \
472                 "cmp.b $fdtaddr "CONFIG_FDT2_ENV_ADDR" $filesize; "     \
473                 "if test $? -ne 0; then "                               \
474                         "echo FDT PROGRAM FAILED; "                     \
475                 "else; "                                                \
476                         "echo FDT PROGRAM SUCCEEDED; "                  \
477                 "fi; "                                                  \
478         "else; "                                                        \
479                 "echo FDT DOWNLOAD FAILED; "                            \
480         "fi;"
481
482 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
483         "autoload=yes\0"                                                \
484         "download_cmd=tftp\0"                                           \
485         "console_args=console=ttyS0,115200\0"                           \
486         "root_args=root=/dev/nfs rw\0"                                  \
487         "misc_args=ip=on\0"                                             \
488         "set_bootargs=setenv bootargs ${console_args} ${root_args} ${misc_args}\0" \
489         "bootfile=/home/user/file\0"                                    \
490         "osfile=/home/user/board.uImage\0"                              \
491         "fdtfile=/home/user/board.dtb\0"                                \
492         "ubootfile=/home/user/u-boot.bin\0"                             \
493         "fdtaddr=0x1e00000\0"                                           \
494         "osaddr=0x1000000\0"                                            \
495         "loadaddr=0x1000000\0"                                          \
496         "prog_uboot1="CONFIG_PROG_UBOOT1"\0"                            \
497         "prog_uboot2="CONFIG_PROG_UBOOT2"\0"                            \
498         "prog_os1="CONFIG_PROG_OS1"\0"                                  \
499         "prog_os2="CONFIG_PROG_OS2"\0"                                  \
500         "prog_fdt1="CONFIG_PROG_FDT1"\0"                                \
501         "prog_fdt2="CONFIG_PROG_FDT2"\0"                                \
502         "bootcmd_net=run set_bootargs; "CONFIG_BOOT_OS_NET"\0"          \
503         "bootcmd_flash1=run set_bootargs; "                             \
504                 "bootm "CONFIG_OS1_ENV_ADDR" - "CONFIG_FDT1_ENV_ADDR"\0"\
505         "bootcmd_flash2=run set_bootargs; "                             \
506                 "bootm "CONFIG_OS2_ENV_ADDR" - "CONFIG_FDT2_ENV_ADDR"\0"\
507         "bootcmd=run bootcmd_flash1\0"
508 #endif  /* __CONFIG_H */