flash: complete CONFIG_SYS_NO_FLASH move with renaming
[platform/kernel/u-boot.git] / include / configs / tao3530.h
1 /*
2  * Configuration settings for the TechNexion TAO-3530 SOM
3  * equipped on Thunder baseboard.
4  *
5  * Edward Lin <linuxfae@technexion.com>
6  * Tapani Utriainen <linuxfae@technexion.com>
7  *
8  * Copyright (C) 2013 Stefan Roese <sr@denx.de>
9  *
10  * SPDX-License-Identifier:     GPL-2.0+
11  */
12
13 #ifndef __CONFIG_H
14 #define __CONFIG_H
15
16 /*
17  * High Level Configuration Options
18  */
19 #define CONFIG_OMAP                     /* in a TI OMAP core */
20
21 #define CONFIG_OMAP_GPIO
22 /* Common ARM Erratas */
23 #define CONFIG_ARM_ERRATA_454179
24 #define CONFIG_ARM_ERRATA_430973
25 #define CONFIG_ARM_ERRATA_621766
26
27 #define CONFIG_SDRC                     /* Has an SDRC controller */
28
29 #include <asm/arch/cpu.h>               /* get chip and board defs */
30 #include <asm/arch/omap.h>
31
32 /* Clock Defines */
33 #define V_OSCK                  26000000        /* Clock output from T2 */
34 #define V_SCLK                  (V_OSCK >> 1)
35
36 #define CONFIG_MISC_INIT_R
37
38 #define CONFIG_CMDLINE_TAG
39 #define CONFIG_SETUP_MEMORY_TAGS
40 #define CONFIG_INITRD_TAG
41 #define CONFIG_REVISION_TAG
42
43 /*
44  * Size of malloc() pool
45  */
46 #define CONFIG_SYS_MALLOC_LEN           (4 << 20)
47 #define CONFIG_ENV_SIZE                 (128 << 10)     /* 128 KiB sector */
48
49 /*
50  * Hardware drivers
51  */
52
53 /*
54  * NS16550 Configuration
55  */
56 #define V_NS16550_CLK                   48000000        /* 48MHz (APLL96/2) */
57
58 #define CONFIG_SYS_NS16550_SERIAL
59 #define CONFIG_SYS_NS16550_REG_SIZE     (-4)
60 #define CONFIG_SYS_NS16550_CLK          V_NS16550_CLK
61
62 /*
63  * select serial console configuration
64  */
65 #define CONFIG_CONS_INDEX               3
66 #define CONFIG_SYS_NS16550_COM3         OMAP34XX_UART3
67
68 /* allow to overwrite serial and ethaddr */
69 #define CONFIG_ENV_OVERWRITE
70 #define CONFIG_BAUDRATE                 115200
71
72 /* GPIO banks */
73 #define CONFIG_OMAP3_GPIO_2             /* GPIO32 ..63  is in GPIO bank 2 */
74 #define CONFIG_OMAP3_GPIO_3             /* GPIO64 ..95  is in GPIO bank 3 */
75 #define CONFIG_OMAP3_GPIO_4             /* GPIO96 ..127 is in GPIO bank 4 */
76 #define CONFIG_OMAP3_GPIO_5             /* GPIO128..159 is in GPIO bank 5 */
77 #define CONFIG_OMAP3_GPIO_6             /* GPIO160..191 is in GPIO bank 6 */
78
79 /* commands to include */
80 #define CONFIG_CMD_MTDPARTS     /* Enable MTD parts commands */
81 #define CONFIG_MTD_DEVICE       /* needed for mtdparts commands */
82 #define MTDIDS_DEFAULT                  "nand0=nand"
83 #define MTDPARTS_DEFAULT                "mtdparts=nand:512k(x-loader),"\
84                                         "1920k(u-boot),128k(u-boot-env),"\
85                                         "4m(kernel),-(fs)"
86
87 #define CONFIG_CMD_NAND         /* NAND support                 */
88
89 #define CONFIG_SYS_I2C
90 #define CONFIG_SYS_I2C_OMAP34XX
91 #define CONFIG_SYS_OMAP24_I2C_SPEED     100000
92 #define CONFIG_SYS_OMAP24_I2C_SLAVE     1
93 #define CONFIG_I2C_MULTI_BUS
94
95 /*
96  * TWL4030
97  */
98 #define CONFIG_TWL4030_POWER
99 #define CONFIG_TWL4030_LED
100
101 /*
102  * Board NAND Info.
103  */
104 #define CONFIG_NAND_OMAP_GPMC
105 #define CONFIG_SYS_NAND_ADDR            NAND_BASE       /* physical address */
106                                                         /* to access nand */
107 #define CONFIG_SYS_NAND_BASE            NAND_BASE       /* physical address */
108                                                         /* to access nand at */
109                                                         /* CS0 */
110
111 #define CONFIG_SYS_MAX_NAND_DEVICE      1               /* Max number of NAND */
112                                                         /* devices */
113 #define CONFIG_SYS_NAND_BUSWIDTH_16BIT
114 /* Environment information */
115
116 #define CONFIG_EXTRA_ENV_SETTINGS \
117         "loadaddr=0x82000000\0" \
118         "console=ttyO2,115200n8\0" \
119         "mpurate=600\0" \
120         "dvi_mode=omapfb.mode=dvi:1280x720-24@60\0" \
121         "tv_mode=omapfb.mode=tv:ntsc\0" \
122         "video_mode=omapdss.def_disp=lcd vram=6M omapfb.vram=0:2M,1:2M,2:2M\0" \
123         "lcd_mode=omapfb.mode=lcd:800x480@60 \0" \
124         "extra_options= \0" \
125         "mmcdev=0\0" \
126         "mmcroot=/dev/mmcblk0p2 rw\0" \
127         "mmcrootfstype=ext3 rootwait\0" \
128         "nandroot=ubi0:rootfs ubi.mtd=4\0" \
129         "nandrootfstype=ubifs\0" \
130         "mmcargs=setenv bootargs console=${console} " \
131                 "mpurate=${mpurate} " \
132                 "${video_mode} " \
133                 "root=${mmcroot} " \
134                 "rootfstype=${mmcrootfstype} " \
135                 "${extra_options}\0" \
136         "nandargs=setenv bootargs console=${console} " \
137                 "mpurate=${mpurate} " \
138                 "${video_mode} " \
139                 "${network_setting} " \
140                 "root=${nandroot} " \
141                 "rootfstype=${nandrootfstype} "\
142                 "${extra_options}\0" \
143         "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
144         "bootscript=echo Running bootscript from mmc ...; " \
145                 "source ${loadaddr}\0" \
146         "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
147         "mmcboot=echo Booting from mmc ...; " \
148                 "run mmcargs; " \
149                 "bootm ${loadaddr}\0" \
150         "nandboot=echo Booting from nand ...; " \
151                 "run nandargs; " \
152                 "nand read ${loadaddr} 280000 400000; " \
153                 "bootm ${loadaddr}\0" \
154
155 #define CONFIG_BOOTCOMMAND \
156         "if mmc rescan ${mmcdev}; then " \
157                 "if run loadbootscript; then " \
158                         "run bootscript; " \
159                 "else " \
160                         "if run loaduimage; then " \
161                                 "run mmcboot; " \
162                         "else run nandboot; " \
163                         "fi; " \
164                 "fi; " \
165         "else run nandboot; fi"
166
167 /*
168  * Miscellaneous configurable options
169  */
170 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
171 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
172
173 /* turn on command-line edit/hist/auto */
174 #define CONFIG_CMDLINE_EDITING
175 #define CONFIG_COMMAND_HISTORY
176 #define CONFIG_AUTO_COMPLETE
177
178 /* Print Buffer Size */
179 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
180                                         sizeof(CONFIG_SYS_PROMPT) + 16)
181 #define CONFIG_SYS_MAXARGS              16      /* max number of command args */
182 /* Boot Argument Buffer Size */
183 #define CONFIG_SYS_BARGSIZE             (CONFIG_SYS_CBSIZE)
184
185 #define CONFIG_SYS_ALT_MEMTEST          1
186 #define CONFIG_SYS_MEMTEST_START        (0x82000000)            /* memtest */
187                                                                 /* defaults */
188 #define CONFIG_SYS_MEMTEST_END          (0x83FFFFFF)            /* 64MB */
189 #define CONFIG_SYS_MEMTEST_SCRATCH      (0x81000000)    /* dummy address */
190
191 #define CONFIG_SYS_LOAD_ADDR            (OMAP34XX_SDRC_CS0)     /* default */
192                                                         /* load address */
193 #define CONFIG_SYS_TEXT_BASE            0x80008000
194
195 /*
196  * OMAP3 has 12 GP timers, they can be driven by the system clock
197  * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
198  * This rate is divided by a local divisor.
199  */
200 #define CONFIG_SYS_TIMERBASE            (OMAP34XX_GPT2)
201 #define CONFIG_SYS_PTV                  2       /* Divisor: 2^(PTV+1) => 8 */
202
203 /*
204  * Stack sizes
205  *
206  * The stack sizes are set up in start.S using the settings below
207  */
208 #define CONFIG_STACKSIZE        (128 << 10)     /* regular stack 128 KiB */
209
210 /*
211  * Physical Memory Map
212  */
213 #define CONFIG_NR_DRAM_BANKS    2       /* CS1 may or may not be populated */
214 #define PHYS_SDRAM_1            OMAP34XX_SDRC_CS0
215 #define PHYS_SDRAM_1_SIZE       (32 << 20)      /* at least 32 MiB */
216 #define PHYS_SDRAM_2            OMAP34XX_SDRC_CS1
217
218 /*
219  * FLASH and environment organization
220  */
221
222 /* **** PISMO SUPPORT *** */
223 #define CONFIG_SYS_MONITOR_LEN          (256 << 10)     /* Reserve 2 sectors */
224 #define CONFIG_SYS_FLASH_BASE           NAND_BASE
225
226 /* Monitor at start of flash */
227 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_FLASH_BASE
228 #define CONFIG_SYS_ONENAND_BASE         ONENAND_MAP
229
230 #define CONFIG_ENV_IS_IN_NAND           1
231 #define ONENAND_ENV_OFFSET              0x260000 /* environment starts here */
232 #define SMNAND_ENV_OFFSET               0x260000 /* environment starts here */
233
234 #define CONFIG_SYS_ENV_SECT_SIZE        (128 << 10)
235 #define CONFIG_ENV_OFFSET               SMNAND_ENV_OFFSET
236 #define CONFIG_ENV_ADDR                 CONFIG_ENV_OFFSET
237
238 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
239 #define CONFIG_SYS_INIT_RAM_ADDR        0x4020f800
240 #define CONFIG_SYS_INIT_RAM_SIZE        0x800
241 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_INIT_RAM_ADDR + \
242                                          CONFIG_SYS_INIT_RAM_SIZE - \
243                                          GENERATED_GBL_DATA_SIZE)
244
245 #define CONFIG_OMAP3_SPI
246
247 /*
248  * USB
249  *
250  * Currently only EHCI is enabled, the MUSB OTG controller
251  * is not enabled.
252  */
253
254 /* USB EHCI */
255 #define CONFIG_USB_EHCI
256 #define CONFIG_USB_EHCI_OMAP
257 #define CONFIG_OMAP_EHCI_PHY1_RESET_GPIO        162
258
259 #define CONFIG_SYS_USB_EHCI_MAX_ROOT_PORTS 3
260 #define CONFIG_USB_HOST_ETHER
261 #define CONFIG_USB_ETHER_SMSC95XX
262
263 #define CONFIG_USB_ETHER
264 #define CONFIG_USB_ETHER_RNDIS
265
266 /* Defines for SPL */
267 #define CONFIG_SPL_FRAMEWORK
268 #define CONFIG_SPL_NAND_SIMPLE
269
270 #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION      1
271 #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
272
273 #define CONFIG_SPL_BOARD_INIT
274 #define CONFIG_SPL_NAND_BASE
275 #define CONFIG_SPL_NAND_DRIVERS
276 #define CONFIG_SPL_NAND_ECC
277 #define CONFIG_SPL_OMAP3_ID_NAND
278 #define CONFIG_SPL_LDSCRIPT             "arch/arm/mach-omap2/u-boot-spl.lds"
279
280 /* NAND boot config */
281 #define CONFIG_SYS_NAND_5_ADDR_CYCLE
282 #define CONFIG_SYS_NAND_PAGE_COUNT      64
283 #define CONFIG_SYS_NAND_PAGE_SIZE       2048
284 #define CONFIG_SYS_NAND_OOBSIZE         64
285 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
286 #define CONFIG_SYS_NAND_BAD_BLOCK_POS   NAND_LARGE_BADBLOCK_POS
287 /*
288  * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
289  * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
290  */
291 #define CONFIG_SYS_NAND_ECCPOS          { 2, 3, 4, 5, 6, 7, 8, 9, \
292                                          10, 11, 12, 13 }
293 #define CONFIG_SYS_NAND_ECCSIZE         512
294 #define CONFIG_SYS_NAND_ECCBYTES        3
295 #define CONFIG_NAND_OMAP_ECCSCHEME      OMAP_ECC_HAM1_CODE_HW
296
297 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
298 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0x80000
299
300 #define CONFIG_SPL_TEXT_BASE            0x40200800
301 #define CONFIG_SPL_MAX_SIZE             (SRAM_SCRATCH_SPACE_ADDR - \
302                                          CONFIG_SPL_TEXT_BASE)
303
304 /*
305  * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
306  * older x-loader implementations. And move the BSS area so that it
307  * doesn't overlap with TEXT_BASE.
308  */
309 #define CONFIG_SYS_TEXT_BASE            0x80008000
310 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
311 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000         /* 512 KB */
312
313 #define CONFIG_SYS_SPL_MALLOC_START     0x80208000
314 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
315
316 #endif /* __CONFIG_H */