97ca3da875c895d4a5f10c99411258361c90ce75
[platform/kernel/u-boot.git] / include / configs / strider.h
1 /*
2  * (C) Copyright 2014
3  * Dirk Eibach,  Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
4  *
5  *
6  * SPDX-License-Identifier:     GPL-2.0+
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 /*
13  * High Level Configuration Options
14  */
15 #define CONFIG_E300             1 /* E300 family */
16 #define CONFIG_MPC83xx          1 /* MPC83xx family */
17 #define CONFIG_MPC830x          1 /* MPC830x family */
18 #define CONFIG_MPC8308          1 /* MPC8308 CPU specific */
19 #define CONFIG_STRIDER          1 /* STRIDER board specific */
20
21 #define CONFIG_FSL_ESDHC
22 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC83xx_ESDHC_ADDR
23
24 /*
25  * System Clock Setup
26  */
27 #define CONFIG_83XX_CLKIN       33333333 /* in Hz */
28 #define CONFIG_SYS_CLK_FREQ     CONFIG_83XX_CLKIN
29
30 /*
31  * Hardware Reset Configuration Word
32  * if CLKIN is 66.66MHz, then
33  * CSB = 133MHz, DDRC = 266MHz, LBC = 133MHz
34  * We choose the A type silicon as default, so the core is 400Mhz.
35  */
36 #define CONFIG_SYS_HRCW_LOW (\
37         HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
38         HRCWL_DDR_TO_SCB_CLK_2X1 |\
39         HRCWL_SVCOD_DIV_2 |\
40         HRCWL_CSB_TO_CLKIN_4X1 |\
41         HRCWL_CORE_TO_CSB_3X1)
42 /*
43  * There are neither HRCWH_PCI_HOST nor HRCWH_PCI1_ARBITER_ENABLE bits
44  * in 8308's HRCWH according to the manual, but original Freescale's
45  * code has them and I've expirienced some problems using the board
46  * with BDI3000 attached when I've tried to set these bits to zero
47  * (UART doesn't work after the 'reset run' command).
48  */
49 #define CONFIG_SYS_HRCW_HIGH (\
50         HRCWH_PCI_HOST |\
51         HRCWH_PCI1_ARBITER_ENABLE |\
52         HRCWH_CORE_ENABLE |\
53         HRCWH_FROM_0XFFF00100 |\
54         HRCWH_BOOTSEQ_DISABLE |\
55         HRCWH_SW_WATCHDOG_DISABLE |\
56         HRCWH_ROM_LOC_LOCAL_16BIT |\
57         HRCWH_RL_EXT_LEGACY |\
58         HRCWH_TSEC1M_IN_MII |\
59         HRCWH_TSEC2M_IN_RGMII |\
60         HRCWH_BIG_ENDIAN)
61
62 /*
63  * System IO Config
64  */
65 #define CONFIG_SYS_SICRH (\
66         SICRH_ESDHC_A_SD |\
67         SICRH_ESDHC_B_SD |\
68         SICRH_ESDHC_C_SD |\
69         SICRH_GPIO_A_GPIO |\
70         SICRH_GPIO_B_GPIO |\
71         SICRH_IEEE1588_A_GPIO |\
72         SICRH_USB |\
73         SICRH_GTM_GPIO |\
74         SICRH_IEEE1588_B_GPIO |\
75         SICRH_ETSEC2_GPIO |\
76         SICRH_GPIOSEL_1 |\
77         SICRH_TMROBI_V3P3 |\
78         SICRH_TSOBI1_V2P5 |\
79         SICRH_TSOBI2_V2P5)      /* 0x0037f103 */
80 #define CONFIG_SYS_SICRL (\
81         SICRL_SPI_PF0 |\
82         SICRL_UART_PF0 |\
83         SICRL_IRQ_PF0 |\
84         SICRL_I2C2_PF0 |\
85         SICRL_ETSEC1_TX_CLK)    /* 0x00000000 */
86
87 /*
88  * IMMR new address
89  */
90 #define CONFIG_SYS_IMMR         0xE0000000
91
92 /*
93  * SERDES
94  */
95 #define CONFIG_FSL_SERDES
96 #define CONFIG_FSL_SERDES1      0xe3000
97
98 /*
99  * Arbiter Setup
100  */
101 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
102 #define CONFIG_SYS_ACR_RPTCNT   3 /* Arbiter repeat count is 4 */
103 #define CONFIG_SYS_SPCR_TSECEP  3 /* eTSEC emergency priority is highest */
104
105 /*
106  * DDR Setup
107  */
108 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
109 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
110 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
111 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
112 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
113                                 | DDRCDR_PZ_LOZ \
114                                 | DDRCDR_NZ_LOZ \
115                                 | DDRCDR_ODT \
116                                 | DDRCDR_Q_DRN)
117                                 /* 0x7b880001 */
118 /*
119  * Manually set up DDR parameters
120  * consist of one chip NT5TU64M16HG from NANYA
121  */
122
123 #define CONFIG_SYS_DDR_SIZE             128 /* MB */
124
125 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
126 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
127                                 | CSCONFIG_ODT_RD_NEVER \
128                                 | CSCONFIG_ODT_WR_ONLY_CURRENT \
129                                 | CSCONFIG_BANK_BIT_3 \
130                                 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
131                                 /* 0x80010102 */
132 #define CONFIG_SYS_DDR_TIMING_3 0
133 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
134                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
135                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
136                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
137                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
138                                 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
139                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
140                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
141                                 /* 0x00260802 */
142 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
143                                 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
144                                 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
145                                 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
146                                 | (9 << TIMING_CFG1_REFREC_SHIFT) \
147                                 | (2 << TIMING_CFG1_WRREC_SHIFT) \
148                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
149                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
150                                 /* 0x26279222 */
151 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
152                                 | (4 << TIMING_CFG2_CPO_SHIFT) \
153                                 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
154                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
155                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
156                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
157                                 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
158                                 /* 0x021848c5 */
159 #define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
160                                 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
161                                 /* 0x08240100 */
162 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
163                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
164                                 | SDRAM_CFG_DBW_16)
165                                 /* 0x43100000 */
166
167 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000 /* 1 posted refresh */
168 #define CONFIG_SYS_DDR_MODE             ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
169                                 | (0x0242 << SDRAM_MODE_SD_SHIFT))
170                                 /* ODT 150ohm CL=4, AL=0 on SDRAM */
171 #define CONFIG_SYS_DDR_MODE2            0x00000000
172
173 /*
174  * Memory test
175  */
176 #define CONFIG_SYS_MEMTEST_START        0x00001000 /* memtest region */
177 #define CONFIG_SYS_MEMTEST_END          0x07f00000
178
179 /*
180  * The reserved memory
181  */
182 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
183
184 #define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
185 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024) /* Reserved for malloc */
186
187 /*
188  * Initial RAM Base Address Setup
189  */
190 #define CONFIG_SYS_INIT_RAM_LOCK        1
191 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
192 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
193 #define CONFIG_SYS_GBL_DATA_OFFSET      \
194         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
195
196 /*
197  * Local Bus Configuration & Clock Setup
198  */
199 #define CONFIG_SYS_LCRR_DBYP            LCRR_DBYP
200 #define CONFIG_SYS_LCRR_CLKDIV          LCRR_CLKDIV_2
201 #define CONFIG_SYS_LBC_LBCR             0x00040000
202
203 /*
204  * FLASH on the Local Bus
205  */
206 #define CONFIG_SYS_FLASH_CFI            /* use the Common Flash Interface */
207 #define CONFIG_FLASH_CFI_DRIVER         /* use the CFI driver */
208 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
209 #define CONFIG_FLASH_CFI_LEGACY
210 #define CONFIG_SYS_FLASH_LEGACY_512Kx16
211
212 #define CONFIG_SYS_FLASH_BASE           0xFE000000 /* FLASH base address */
213 #define CONFIG_SYS_FLASH_SIZE           8 /* FLASH size is up to 8M */
214 #define CONFIG_SYS_FLASH_PROTECTION     1 /* Use h/w Flash protection. */
215
216 /* Window base at flash base */
217 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
218 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_8MB)
219
220 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE \
221                                 | BR_PS_16      /* 16 bit port */ \
222                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
223                                 | BR_V)         /* valid */
224 #define CONFIG_SYS_OR0_PRELIM   (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
225                                 | OR_UPM_XAM \
226                                 | OR_GPCM_CSNT \
227                                 | OR_GPCM_ACS_DIV2 \
228                                 | OR_GPCM_XACS \
229                                 | OR_GPCM_SCY_15 \
230                                 | OR_GPCM_TRLX_SET \
231                                 | OR_GPCM_EHTR_SET)
232
233 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
234 #define CONFIG_SYS_MAX_FLASH_SECT       135
235
236 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000 /* Flash Erase Timeout (ms) */
237 #define CONFIG_SYS_FLASH_WRITE_TOUT     500 /* Flash Write Timeout (ms) */
238
239 /*
240  * FPGA
241  */
242 #define CONFIG_SYS_FPGA0_BASE           0xE0600000
243 #define CONFIG_SYS_FPGA0_SIZE           1 /* FPGA size is 1M */
244
245 /* Window base at FPGA base */
246 #define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_FPGA0_BASE
247 #define CONFIG_SYS_LBLAWAR1_PRELIM      (LBLAWAR_EN | LBLAWAR_1MB)
248
249 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_FPGA0_BASE \
250                                 | BR_PS_16      /* 16 bit port */ \
251                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
252                                 | BR_V)         /* valid */
253
254 #define CONFIG_SYS_OR1_PRELIM   (MEG_TO_AM(CONFIG_SYS_FPGA0_SIZE) \
255                                 | OR_UPM_XAM \
256                                 | OR_GPCM_CSNT \
257                                 | OR_GPCM_SCY_5 \
258                                 | OR_GPCM_TRLX_CLEAR \
259                                 | OR_GPCM_EHTR_CLEAR)
260
261 #define CONFIG_SYS_FPGA_BASE(k)         CONFIG_SYS_FPGA0_BASE
262 #define CONFIG_SYS_FPGA_DONE(k)         0x0010
263
264 #define CONFIG_SYS_FPGA_COUNT           1
265
266 #define CONFIG_SYS_MCLINK_MAX           3
267
268 #define CONFIG_SYS_FPGA_PTR \
269         { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
270
271 #define CONFIG_SYS_FPGA_NO_RFL_HI
272
273 /*
274  * Serial Port
275  */
276 #define CONFIG_SYS_NS16550_SERIAL
277 #define CONFIG_SYS_NS16550_REG_SIZE     1
278 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
279
280 #define CONFIG_SYS_BAUDRATE_TABLE  \
281         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
282
283 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
284 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
285
286 /* Pass open firmware flat tree */
287
288 /* I2C */
289 #define CONFIG_SYS_I2C
290 #define CONFIG_SYS_I2C_FSL
291 #define CONFIG_SYS_FSL_I2C_SPEED        400000
292 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
293 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
294
295 #define CONFIG_PCA953X                  /* NXP PCA9554 */
296 #define CONFIG_SYS_I2C_PCA953X_WIDTH    { {0x24, 16}, {0x25, 16}, {0x26, 16}, \
297                                           {0x3c, 8}, {0x3d, 8}, {0x3e, 8} }
298
299 #define CONFIG_PCA9698                  /* NXP PCA9698 */
300
301 #define CONFIG_SYS_I2C_IHS
302 #define CONFIG_SYS_I2C_IHS_CH0
303 #define CONFIG_SYS_I2C_IHS_SPEED_0              50000
304 #define CONFIG_SYS_I2C_IHS_SLAVE_0              0x7F
305 #define CONFIG_SYS_I2C_IHS_CH1
306 #define CONFIG_SYS_I2C_IHS_SPEED_1              50000
307 #define CONFIG_SYS_I2C_IHS_SLAVE_1              0x7F
308 #define CONFIG_SYS_I2C_IHS_CH2
309 #define CONFIG_SYS_I2C_IHS_SPEED_2              50000
310 #define CONFIG_SYS_I2C_IHS_SLAVE_2              0x7F
311 #define CONFIG_SYS_I2C_IHS_CH3
312 #define CONFIG_SYS_I2C_IHS_SPEED_3              50000
313 #define CONFIG_SYS_I2C_IHS_SLAVE_3              0x7F
314
315 #ifdef CONFIG_STRIDER_CON_DP
316 #define CONFIG_SYS_I2C_IHS_DUAL
317 #define CONFIG_SYS_I2C_IHS_CH0_1
318 #define CONFIG_SYS_I2C_IHS_SPEED_0_1            50000
319 #define CONFIG_SYS_I2C_IHS_SLAVE_0_1            0x7F
320 #define CONFIG_SYS_I2C_IHS_CH1_1
321 #define CONFIG_SYS_I2C_IHS_SPEED_1_1            50000
322 #define CONFIG_SYS_I2C_IHS_SLAVE_1_1            0x7F
323 #define CONFIG_SYS_I2C_IHS_CH2_1
324 #define CONFIG_SYS_I2C_IHS_SPEED_2_1            50000
325 #define CONFIG_SYS_I2C_IHS_SLAVE_2_1            0x7F
326 #define CONFIG_SYS_I2C_IHS_CH3_1
327 #define CONFIG_SYS_I2C_IHS_SPEED_3_1            50000
328 #define CONFIG_SYS_I2C_IHS_SLAVE_3_1            0x7F
329 #endif
330
331 /*
332  * Software (bit-bang) I2C driver configuration
333  */
334 #define CONFIG_SYS_I2C_SOFT
335 #define CONFIG_SOFT_I2C_READ_REPEATED_START
336 #define CONFIG_SYS_I2C_SOFT_SPEED               50000
337 #define CONFIG_SYS_I2C_SOFT_SLAVE               0x7F
338 #define I2C_SOFT_DECLARATIONS2
339 #define CONFIG_SYS_I2C_SOFT_SPEED_2             50000
340 #define CONFIG_SYS_I2C_SOFT_SLAVE_2             0x7F
341 #define I2C_SOFT_DECLARATIONS3
342 #define CONFIG_SYS_I2C_SOFT_SPEED_3             50000
343 #define CONFIG_SYS_I2C_SOFT_SLAVE_3             0x7F
344 #define I2C_SOFT_DECLARATIONS4
345 #define CONFIG_SYS_I2C_SOFT_SPEED_4             50000
346 #define CONFIG_SYS_I2C_SOFT_SLAVE_4             0x7F
347 #if defined(CONFIG_STRIDER_CON) || defined(CONFIG_STRIDER_CON_DP)
348 #define I2C_SOFT_DECLARATIONS5
349 #define CONFIG_SYS_I2C_SOFT_SPEED_5             50000
350 #define CONFIG_SYS_I2C_SOFT_SLAVE_5             0x7F
351 #define I2C_SOFT_DECLARATIONS6
352 #define CONFIG_SYS_I2C_SOFT_SPEED_6             50000
353 #define CONFIG_SYS_I2C_SOFT_SLAVE_6             0x7F
354 #define I2C_SOFT_DECLARATIONS7
355 #define CONFIG_SYS_I2C_SOFT_SPEED_7             50000
356 #define CONFIG_SYS_I2C_SOFT_SLAVE_7             0x7F
357 #define I2C_SOFT_DECLARATIONS8
358 #define CONFIG_SYS_I2C_SOFT_SPEED_8             50000
359 #define CONFIG_SYS_I2C_SOFT_SLAVE_8             0x7F
360 #endif
361 #ifdef CONFIG_STRIDER_CON_DP
362 #define I2C_SOFT_DECLARATIONS9
363 #define CONFIG_SYS_I2C_SOFT_SPEED_9             50000
364 #define CONFIG_SYS_I2C_SOFT_SLAVE_9             0x7F
365 #define I2C_SOFT_DECLARATIONS10
366 #define CONFIG_SYS_I2C_SOFT_SPEED_10            50000
367 #define CONFIG_SYS_I2C_SOFT_SLAVE_10            0x7F
368 #define I2C_SOFT_DECLARATIONS11
369 #define CONFIG_SYS_I2C_SOFT_SPEED_11            50000
370 #define CONFIG_SYS_I2C_SOFT_SLAVE_11            0x7F
371 #define I2C_SOFT_DECLARATIONS12
372 #define CONFIG_SYS_I2C_SOFT_SPEED_12            50000
373 #define CONFIG_SYS_I2C_SOFT_SLAVE_12            0x7F
374 #endif
375
376 #ifdef CONFIG_STRIDER_CON
377 #define CONFIG_SYS_ICS8N3QV01_I2C               {5, 6, 7, 8}
378 #define CONFIG_SYS_CH7301_I2C                   {5, 6, 7, 8}
379 #define CONFIG_SYS_ADV7611_I2C                  {5, 6, 7, 8}
380 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
381 #define CONFIG_STRIDER_FANS                     { {10, 0x4c}, {11, 0x4c}, \
382                                                   {12, 0x4c} }
383 #elif defined(CONFIG_STRIDER_CON_DP)
384 #define CONFIG_SYS_ICS8N3QV01_I2C               {13, 14, 15, 16, 17, 18, 19, 20}
385 #define CONFIG_SYS_CH7301_I2C                   {1, 3, 5, 7}
386 #define CONFIG_SYS_ADV7611_I2C                  {1, 3, 5, 7}
387 #define CONFIG_SYS_DP501_I2C                    {1, 3, 5, 7, 2, 4, 6, 8}
388 #define CONFIG_STRIDER_FANS                     { {10, 0x4c}, {11, 0x4c}, \
389                                                   {12, 0x4c} }
390 #elif defined(CONFIG_STRIDER_CPU_DP)
391 #define CONFIG_SYS_CH7301_I2C                   {1, 2, 3, 4}
392 #define CONFIG_SYS_ADV7611_I2C                  {1, 2, 3, 4}
393 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
394 #define CONFIG_STRIDER_FANS                     { {6, 0x4c}, {7, 0x4c}, \
395                                                   {8, 0x4c} }
396 #else
397 #define CONFIG_SYS_CH7301_I2C                   {1, 2, 3, 4}
398 #define CONFIG_SYS_ADV7611_I2C                  {1, 2, 3, 4}
399 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
400 #define CONFIG_STRIDER_FANS                     { {2, 0x18}, {3, 0x18}, \
401                                                   {4, 0x18} }
402 #endif
403
404 #ifndef __ASSEMBLY__
405 void fpga_gpio_set(unsigned int bus, int pin);
406 void fpga_gpio_clear(unsigned int bus, int pin);
407 int fpga_gpio_get(unsigned int bus, int pin);
408 void fpga_control_set(unsigned int bus, int pin);
409 void fpga_control_clear(unsigned int bus, int pin);
410 #endif
411
412 #ifdef CONFIG_STRIDER_CON
413 #define I2C_SDA_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0200 : 0x0040)
414 #define I2C_SCL_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0100 : 0x0020)
415 #define I2C_FPGA_IDX    ((I2C_ADAP_HWNR > 3) ? \
416                          (I2C_ADAP_HWNR - 4) : I2C_ADAP_HWNR)
417 #elif defined(CONFIG_STRIDER_CON_DP)
418 #define I2C_SDA_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
419 #define I2C_SCL_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
420 #define I2C_FPGA_IDX    (I2C_ADAP_HWNR % 4)
421 #else
422 #define I2C_SDA_GPIO    0x0040
423 #define I2C_SCL_GPIO    0x0020
424 #define I2C_FPGA_IDX    I2C_ADAP_HWNR
425 #endif
426
427 #ifdef CONFIG_STRIDER_CON_DP
428 #define I2C_ACTIVE \
429         do { \
430                 if (I2C_ADAP_HWNR > 7) \
431                         fpga_control_set(I2C_FPGA_IDX, 0x0004); \
432                 else \
433                         fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
434         } while (0)
435 #else
436 #define I2C_ACTIVE      { }
437 #endif
438
439 #define I2C_TRISTATE    { }
440 #define I2C_READ \
441         (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
442 #define I2C_SDA(bit) \
443         do { \
444                 if (bit) \
445                         fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
446                 else \
447                         fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
448         } while (0)
449 #define I2C_SCL(bit) \
450         do { \
451                 if (bit) \
452                         fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
453                 else \
454                         fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
455         } while (0)
456 #define I2C_DELAY       udelay(25)      /* 1/4 I2C clock duration */
457
458 /*
459  * Software (bit-bang) MII driver configuration
460  */
461 #define CONFIG_BITBANGMII               /* bit-bang MII PHY management */
462 #define CONFIG_BITBANGMII_MULTI
463
464 /*
465  * OSD Setup
466  */
467 #define CONFIG_SYS_OSD_SCREENS          1
468 #define CONFIG_SYS_DP501_DIFFERENTIAL
469 #define CONFIG_SYS_DP501_VCAPCTRL0      0x01 /* DDR mode 0, DE for H/VSYNC */
470
471 #ifdef CONFIG_STRIDER_CON_DP
472 #define CONFIG_SYS_OSD_DH
473 #endif
474
475 /*
476  * General PCI
477  * Addresses are mapped 1-1.
478  */
479 #define CONFIG_SYS_PCIE1_BASE           0xA0000000
480 #define CONFIG_SYS_PCIE1_MEM_BASE       0xA0000000
481 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xA0000000
482 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000
483 #define CONFIG_SYS_PCIE1_CFG_BASE       0xB0000000
484 #define CONFIG_SYS_PCIE1_CFG_SIZE       0x01000000
485 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
486 #define CONFIG_SYS_PCIE1_IO_PHYS        0xB1000000
487 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000
488
489 /* enable PCIE clock */
490 #define CONFIG_SYS_SCCR_PCIEXP1CM       1
491
492 #define CONFIG_PCI_INDIRECT_BRIDGE
493 #define CONFIG_PCIE
494
495 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
496 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
497
498 /*
499  * TSEC
500  */
501 #define CONFIG_TSEC_ENET        /* TSEC ethernet support */
502 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
503 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
504
505 /*
506  * TSEC ethernet configuration
507  */
508 #define CONFIG_MII              1 /* MII PHY management */
509 #define CONFIG_TSEC1
510 #define CONFIG_TSEC1_NAME       "eTSEC0"
511 #define TSEC1_PHY_ADDR          1
512 #define TSEC1_PHYIDX            0
513 #define TSEC1_FLAGS             0
514
515 /* Options are: eTSEC[0-1] */
516 #define CONFIG_ETHPRIME         "eTSEC0"
517
518 /*
519  * Environment
520  */
521 #if 1
522 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
523                                  CONFIG_SYS_MONITOR_LEN)
524 #define CONFIG_ENV_SECT_SIZE    0x10000 /* 64K(one sector) for env */
525 #define CONFIG_ENV_SIZE         0x2000
526 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
527 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
528 #else
529 #define CONFIG_ENV_SIZE         0x2000          /* 8KB */
530 #endif
531
532 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
533 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
534
535 /*
536  * Command line configuration.
537  */
538
539 /*
540  * Miscellaneous configurable options
541  */
542 #define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
543 #define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms ticks */
544
545 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
546
547 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
548
549 /*
550  * For booting Linux, the board info and command line data
551  * have to be in the first 256 MB of memory, since this is
552  * the maximum mapped by the Linux kernel during initialization.
553  */
554 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
555
556 /*
557  * Core HID Setup
558  */
559 #define CONFIG_SYS_HID0_INIT    0x000000000
560 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK | \
561                                  HID0_ENABLE_INSTRUCTION_CACHE | \
562                                  HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
563 #define CONFIG_SYS_HID2         HID2_HBE
564
565 /*
566  * MMU Setup
567  */
568
569 /* DDR: cache cacheable */
570 #define CONFIG_SYS_IBAT0L       (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | \
571                                         BATL_MEMCOHERENCE)
572 #define CONFIG_SYS_IBAT0U       (CONFIG_SYS_SDRAM_BASE | BATU_BL_128M | \
573                                         BATU_VS | BATU_VP)
574 #define CONFIG_SYS_DBAT0L       CONFIG_SYS_IBAT0L
575 #define CONFIG_SYS_DBAT0U       CONFIG_SYS_IBAT0U
576
577 /* IMMRBAR, PCI IO and FPGA: cache-inhibit and guarded */
578 #define CONFIG_SYS_IBAT1L       (CONFIG_SYS_IMMR | BATL_PP_RW | \
579                         BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
580 #define CONFIG_SYS_IBAT1U       (CONFIG_SYS_IMMR | BATU_BL_8M | BATU_VS | \
581                                         BATU_VP)
582 #define CONFIG_SYS_DBAT1L       CONFIG_SYS_IBAT1L
583 #define CONFIG_SYS_DBAT1U       CONFIG_SYS_IBAT1U
584
585 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
586 #define CONFIG_SYS_IBAT2L       (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
587                                         BATL_MEMCOHERENCE)
588 #define CONFIG_SYS_IBAT2U       (CONFIG_SYS_FLASH_BASE | BATU_BL_8M | \
589                                         BATU_VS | BATU_VP)
590 #define CONFIG_SYS_DBAT2L       (CONFIG_SYS_FLASH_BASE | BATL_PP_RW | \
591                                         BATL_CACHEINHIBIT | \
592                                         BATL_GUARDEDSTORAGE)
593 #define CONFIG_SYS_DBAT2U       CONFIG_SYS_IBAT2U
594
595 /* Stack in dcache: cacheable, no memory coherence */
596 #define CONFIG_SYS_IBAT3L       (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
597 #define CONFIG_SYS_IBAT3U       (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | \
598                                         BATU_VS | BATU_VP)
599 #define CONFIG_SYS_DBAT3L       CONFIG_SYS_IBAT3L
600 #define CONFIG_SYS_DBAT3U       CONFIG_SYS_IBAT3U
601
602 /*
603  * Environment Configuration
604  */
605
606 #define CONFIG_ENV_OVERWRITE
607
608 #if defined(CONFIG_TSEC_ENET)
609 #define CONFIG_HAS_ETH0
610 #endif
611
612 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
613
614
615 #define CONFIG_HOSTNAME         hrcon
616 #define CONFIG_ROOTPATH         "/opt/nfsroot"
617 #define CONFIG_BOOTFILE         "uImage"
618
619 #define CONFIG_PREBOOT          /* enable preboot variable */
620
621 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
622         "netdev=eth0\0"                                                 \
623         "consoledev=ttyS1\0"                                            \
624         "u-boot=u-boot.bin\0"                                           \
625         "kernel_addr=1000000\0"                                 \
626         "fdt_addr=C00000\0"                                             \
627         "fdtfile=hrcon.dtb\0"                           \
628         "load=tftp ${loadaddr} ${u-boot}\0"                             \
629         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
630                 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
631                 " +${filesize};cp.b ${fileaddr} "                       \
632                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"   \
633         "upd=run load update\0"                                         \
634
635 #define CONFIG_NFSBOOTCOMMAND                                           \
636         "setenv bootargs root=/dev/nfs rw "                             \
637         "nfsroot=$serverip:$rootpath "                                  \
638         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
639         "console=$consoledev,$baudrate $othbootargs;"                   \
640         "tftp ${kernel_addr} $bootfile;"                                \
641         "tftp ${fdt_addr} $fdtfile;"                                    \
642         "bootm ${kernel_addr} - ${fdt_addr}"
643
644 #define CONFIG_MMCBOOTCOMMAND                                           \
645         "setenv bootargs root=/dev/mmcblk0p3 rw rootwait "              \
646         "console=$consoledev,$baudrate $othbootargs;"                   \
647         "ext2load mmc 0:2 ${kernel_addr} $bootfile;"                    \
648         "ext2load mmc 0:2 ${fdt_addr} $fdtfile;"                        \
649         "bootm ${kernel_addr} - ${fdt_addr}"
650
651 #define CONFIG_BOOTCOMMAND              CONFIG_MMCBOOTCOMMAND
652
653 #endif  /* __CONFIG_H */