30185b14b7ae3304bf63215aeb82ec368625f8ae
[platform/kernel/u-boot.git] / include / configs / presidio_asic.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2020 Cortina Access Inc.
4  *
5  * Configuration for Cortina-Access Presidio board
6  */
7
8 #ifndef __PRESIDIO_ASIC_H
9 #define __PRESIDIO_ASIC_H
10
11 #define CONFIG_SYS_INIT_SP_ADDR         0x00100000
12 #define CONFIG_SYS_BOOTM_LEN            0x00c00000
13
14 /* Generic Timer Definitions */
15 #define COUNTER_FREQUENCY               25000000
16 #define CONFIG_SYS_TIMER_RATE           COUNTER_FREQUENCY
17 #define CONFIG_SYS_TIMER_COUNTER        0xf4321008
18
19 /* note: arch/arm/cpu/armv8/start.S which references GICD_BASE/GICC_BASE
20  * does not yet support DT. Thus define it here.
21  */
22 #define GICD_BASE                       0xf7011000
23 #define GICC_BASE                       0xf7012000
24
25 #define CONFIG_SYS_TIMER_BASE           0xf4321000
26
27 /* Use external clock source */
28 #define PRESIDIO_APB_CLK                125000000
29 #define CORTINA_PER_IO_FREQ             PRESIDIO_APB_CLK
30
31 /* Cortina Serial Configuration */
32 #define CORTINA_UART_CLOCK              (PRESIDIO_APB_CLK)
33 #define CORTINA_SERIAL_PORTS            {(void *)CONFIG_SYS_SERIAL0, \
34                                          (void *)CONFIG_SYS_SERIAL1}
35
36 #define CONFIG_SYS_SERIAL0              PER_UART0_CFG
37 #define CONFIG_SYS_SERIAL1              PER_UART1_CFG
38
39 /* BOOTP options */
40 #define CONFIG_BOOTP_BOOTFILESIZE
41
42 /* SDRAM Bank #1 */
43 #define DDR_BASE                        0x00000000
44 #define PHYS_SDRAM_1                    DDR_BASE
45 #define PHYS_SDRAM_1_SIZE               0x80000000 /* 2GB */
46 #define CONFIG_SYS_SDRAM_BASE           PHYS_SDRAM_1
47
48 /* Console I/O Buffer Size */
49 #define CONFIG_SYS_CBSIZE               256
50 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
51                                         sizeof(CONFIG_SYS_PROMPT) + 16)
52 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
53
54 #define KSEG1_ATU_XLAT(x) (x)
55
56 /* HW REG ADDR */
57 #define NI_READ_POLL_COUNT                      1000
58 #define CA_NI_MDIO_REG_BASE                     0xF4338
59 #define NI_HV_GLB_MAC_ADDR_CFG0_OFFSET          0x010
60 #define NI_HV_GLB_MAC_ADDR_CFG1_OFFSET          0x014
61 #define NI_HV_PT_BASE                           0x400
62 #define NI_HV_XRAM_BASE                         0x820
63 #define GLOBAL_BLOCK_RESET_OFFSET               0x04
64 #define GLOBAL_GLOBAL_CONFIG_OFFSET             0x20
65 #define GLOBAL_IO_DRIVE_CONTROL_OFFSET          0x4c
66
67 /* max command args */
68 #define CONFIG_SYS_MAXARGS              64
69 #define CONFIG_EXTRA_ENV_SETTINGS       "silent=y\0"
70
71 /* nand driver parameters */
72 #ifdef CONFIG_TARGET_PRESIDIO_ASIC
73         #define CONFIG_SYS_MAX_NAND_DEVICE      1
74         #define CONFIG_SYS_NAND_BASE            CONFIG_SYS_FLASH_BASE
75         #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
76 #endif
77
78 #endif /* __PRESIDIO_ASIC_H */