mpc83xx: Simplify BR,OR lines
[platform/kernel/u-boot.git] / include / configs / mpc8308_p1m.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
4  * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5  *
6  */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 /*
12  * High Level Configuration Options
13  */
14 #define CONFIG_E300             1 /* E300 family */
15
16 /*
17  * On-board devices
18  *
19  * TSECs
20  */
21 #define CONFIG_TSEC1
22 #define CONFIG_TSEC2
23
24 /*
25  * System IO Config
26  */
27 #define CONFIG_SYS_SICRH (\
28         SICRH_ESDHC_A_GPIO |\
29         SICRH_ESDHC_B_GPIO |\
30         SICRH_ESDHC_C_GTM |\
31         SICRH_GPIO_A_TSEC2 |\
32         SICRH_GPIO_B_TSEC2_TX_CLK |\
33         SICRH_IEEE1588_A_GPIO |\
34         SICRH_USB |\
35         SICRH_GTM_GPIO |\
36         SICRH_IEEE1588_B_GPIO |\
37         SICRH_ETSEC2_CRS |\
38         SICRH_GPIOSEL_1 |\
39         SICRH_TMROBI_V3P3 |\
40         SICRH_TSOBI1_V3P3 |\
41         SICRH_TSOBI2_V3P3)      /* 0xf577d100 */
42 #define CONFIG_SYS_SICRL (\
43         SICRL_SPI_PF0 |\
44         SICRL_UART_PF0 |\
45         SICRL_IRQ_PF0 |\
46         SICRL_I2C2_PF0 |\
47         SICRL_ETSEC1_TX_CLK)    /* 0x00000000 */
48
49 #define CONFIG_SYS_GPIO1_PRELIM
50 /* GPIO Default input/output settings */
51 #define CONFIG_SYS_GPIO1_DIR        0x7AAF8C00
52 /*
53  * Default GPIO values:
54  * LED#1 enabled; WLAN enabled; Both COM LED on (orange)
55  */
56 #define CONFIG_SYS_GPIO1_DAT        0x08008C00
57
58 /*
59  * IMMR new address
60  */
61 #define CONFIG_SYS_IMMR         0xE0000000
62
63 /*
64  * SERDES
65  */
66 #define CONFIG_FSL_SERDES
67 #define CONFIG_FSL_SERDES1      0xe3000
68
69 /*
70  * Arbiter Setup
71  */
72 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
73 #define CONFIG_SYS_ACR_RPTCNT   3 /* Arbiter repeat count is 4 */
74 #define CONFIG_SYS_SPCR_TSECEP  3 /* eTSEC emergency priority is highest */
75
76 /*
77  * DDR Setup
78  */
79 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
80 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
81 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
82 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
83 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
84                                 | DDRCDR_PZ_LOZ \
85                                 | DDRCDR_NZ_LOZ \
86                                 | DDRCDR_ODT \
87                                 | DDRCDR_Q_DRN)
88                                 /* 0x7b880001 */
89 /*
90  * Manually set up DDR parameters
91  * consist of two chips HY5PS12621BFP-C4 from HYNIX
92  */
93
94 #define CONFIG_SYS_DDR_SIZE             128 /* MB */
95
96 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
97 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
98                                         | CSCONFIG_ODT_RD_NEVER \
99                                         | CSCONFIG_ODT_WR_ONLY_CURRENT \
100                                         | CSCONFIG_ROW_BIT_13 \
101                                         | CSCONFIG_COL_BIT_10)
102                                         /* 0x80010102 */
103 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
104 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
105                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
106                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
107                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
108                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
109                                 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
110                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
111                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
112                                 /* 0x00220802 */
113 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
114                                 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
115                                 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
116                                 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
117                                 | (6 << TIMING_CFG1_REFREC_SHIFT) \
118                                 | (2 << TIMING_CFG1_WRREC_SHIFT) \
119                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
120                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
121                                 /* 0x27256222 */
122 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
123                                 | (4 << TIMING_CFG2_CPO_SHIFT) \
124                                 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
125                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
126                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
127                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
128                                 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
129                                 /* 0x121048c5 */
130 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
131                                 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
132                                 /* 0x03600100 */
133 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
134                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
135                                 | SDRAM_CFG_DBW_32)
136                                 /* 0x43080000 */
137
138 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000 /* 1 posted refresh */
139 #define CONFIG_SYS_DDR_MODE             ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
140                                 | (0x0232 << SDRAM_MODE_SD_SHIFT))
141                                 /* ODT 150ohm CL=3, AL=1 on SDRAM */
142 #define CONFIG_SYS_DDR_MODE2            0x00000000
143
144 /*
145  * Memory test
146  */
147 #define CONFIG_SYS_MEMTEST_START        0x00001000 /* memtest region */
148 #define CONFIG_SYS_MEMTEST_END          0x07f00000
149
150 /*
151  * The reserved memory
152  */
153 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
154
155 #define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
156 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024) /* Reserved for malloc */
157
158 /*
159  * Initial RAM Base Address Setup
160  */
161 #define CONFIG_SYS_INIT_RAM_LOCK        1
162 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
163 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
164 #define CONFIG_SYS_GBL_DATA_OFFSET      \
165         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
166
167 /*
168  * Local Bus Configuration & Clock Setup
169  */
170 #define CONFIG_SYS_LCRR_DBYP            LCRR_DBYP
171 #define CONFIG_SYS_LCRR_CLKDIV          LCRR_CLKDIV_2
172 #define CONFIG_SYS_LBC_LBCR             0x00040000
173
174 /*
175  * FLASH on the Local Bus
176  */
177 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
178
179 #define CONFIG_SYS_FLASH_BASE           0xFC000000 /* FLASH base address */
180 #define CONFIG_SYS_FLASH_SIZE           64 /* FLASH size is 64M */
181
182 /* FLASH */
183 #define CONFIG_SYS_BR0_PRELIM   (0xFC000000 | BR_PS_16 | BR_MS_GPCM | BR_V)
184 #define CONFIG_SYS_OR0_PRELIM   (OR_AM_64MB | OR_UPM_XAM | OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS | OR_GPCM_SCY_4 | OR_GPCM_TRLX_SET | OR_GPCM_EHTR_SET)
185
186 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
187 #define CONFIG_SYS_MAX_FLASH_SECT       512
188
189 /* Flash Erase Timeout (ms) */
190 #define CONFIG_SYS_FLASH_ERASE_TOUT     (1000 * 1024)
191 /* Flash Write Timeout (ms) */
192 #define CONFIG_SYS_FLASH_WRITE_TOUT     (500 * 1024)
193
194 /*
195  * SJA1000 CAN controller on Local Bus
196  */
197 #define CONFIG_SYS_SJA1000_BASE 0xFBFF0000
198
199 /* SJA1000 */
200 #define CONFIG_SYS_BR1_PRELIM   (0xFBFF0000 | BR_PS_8 | BR_MS_GPCM | BR_V)
201 #define CONFIG_SYS_OR1_PRELIM   (OR_AM_32KB | OR_GPCM_SCY_5 | OR_GPCM_EHTR_SET)
202
203 /*
204  * CPLD on Local Bus
205  */
206 #define CONFIG_SYS_CPLD_BASE    0xFBFF8000
207
208 /* CPLD */
209 #define CONFIG_SYS_BR2_PRELIM   (0xFBFF8000 | BR_PS_8 | BR_MS_GPCM | BR_V)
210 #define CONFIG_SYS_OR2_PRELIM   (OR_AM_32KB | OR_GPCM_SCY_4 | OR_GPCM_EHTR_SET)
211
212 /*
213  * Serial Port
214  */
215 #undef CONFIG_SERIAL_SOFTWARE_FIFO
216 #define CONFIG_SYS_NS16550_SERIAL
217 #define CONFIG_SYS_NS16550_REG_SIZE     1
218 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
219
220 #define CONFIG_SYS_BAUDRATE_TABLE  \
221         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
222
223 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
224 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
225
226 /* I2C */
227 #define CONFIG_SYS_I2C
228 #define CONFIG_SYS_I2C_FSL
229 #define CONFIG_SYS_FSL_I2C_SPEED        400000
230 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
231 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
232 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
233 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
234 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
235
236 /*
237  * General PCI
238  * Addresses are mapped 1-1.
239  */
240 #define CONFIG_SYS_PCIE1_BASE           0xA0000000
241 #define CONFIG_SYS_PCIE1_MEM_BASE       0xA0000000
242 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xA0000000
243 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000
244 #define CONFIG_SYS_PCIE1_CFG_BASE       0xB0000000
245 #define CONFIG_SYS_PCIE1_CFG_SIZE       0x01000000
246 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
247 #define CONFIG_SYS_PCIE1_IO_PHYS        0xB1000000
248 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000
249
250 /* enable PCIE clock */
251 #define CONFIG_SYS_SCCR_PCIEXP1CM       1
252
253 #define CONFIG_PCI_INDIRECT_BRIDGE
254 #define CONFIG_PCIE
255
256 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
257 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
258
259 /*
260  * TSEC
261  */
262 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
263 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
264 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
265 #define CONFIG_SYS_TSEC2        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
266
267 /*
268  * TSEC ethernet configuration
269  */
270 #define CONFIG_TSEC1_NAME       "eTSEC0"
271 #define CONFIG_TSEC2_NAME       "eTSEC1"
272 #define TSEC1_PHY_ADDR          1
273 #define TSEC2_PHY_ADDR          2
274 #define TSEC1_PHYIDX            0
275 #define TSEC2_PHYIDX            0
276 #define TSEC1_FLAGS             0
277 #define TSEC2_FLAGS             0
278
279 /* Options are: eTSEC[0-1] */
280 #define CONFIG_ETHPRIME         "eTSEC0"
281
282 /*
283  * Environment
284  */
285 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
286                                  CONFIG_SYS_MONITOR_LEN)
287 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
288 #define CONFIG_ENV_SIZE         0x2000
289 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
290 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
291
292 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
293 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
294
295 /*
296  * BOOTP options
297  */
298 #define CONFIG_BOOTP_BOOTFILESIZE
299
300 /*
301  * Command line configuration.
302  */
303
304 /*
305  * Miscellaneous configurable options
306  */
307 #define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
308
309 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
310
311 /* Boot Argument Buffer Size */
312 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
313
314 /*
315  * For booting Linux, the board info and command line data
316  * have to be in the first 8 MB of memory, since this is
317  * the maximum mapped by the Linux kernel during initialization.
318  */
319 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
320
321 /*
322  * Core HID Setup
323  */
324 #define CONFIG_SYS_HID0_INIT    0x000000000
325 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK | \
326                                  HID0_ENABLE_INSTRUCTION_CACHE | \
327                                  HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
328 #define CONFIG_SYS_HID2         HID2_HBE
329
330 /*
331  * Environment Configuration
332  */
333
334 #define CONFIG_ENV_OVERWRITE
335
336 #if defined(CONFIG_TSEC_ENET)
337 #define CONFIG_HAS_ETH0
338 #define CONFIG_HAS_ETH1
339 #endif
340
341 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
342
343
344 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
345         "netdev=eth0\0"                                                 \
346         "consoledev=ttyS0\0"                                            \
347         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
348                 "nfsroot=${serverip}:${rootpath}\0"                     \
349         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
350         "addip=setenv bootargs ${bootargs} "                            \
351                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
352                 ":${hostname}:${netdev}:off panic=1\0"                  \
353         "addtty=setenv bootargs ${bootargs}"                            \
354                 " console=${consoledev},${baudrate}\0"                  \
355         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
356         "addmisc=setenv bootargs ${bootargs}\0"                         \
357         "kernel_addr=FC0A0000\0"                                        \
358         "fdt_addr=FC2A0000\0"                                           \
359         "ramdisk_addr=FC2C0000\0"                                       \
360         "u-boot=mpc8308_p1m/u-boot.bin\0"                               \
361         "kernel_addr_r=1000000\0"                                       \
362         "fdt_addr_r=C00000\0"                                           \
363         "hostname=mpc8308_p1m\0"                                        \
364         "bootfile=mpc8308_p1m/uImage\0"                                 \
365         "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0"                         \
366         "rootpath=/opt/eldk-4.2/ppc_6xx\0"                              \
367         "flash_self=run ramargs addip addtty addmtd addmisc;"           \
368                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"    \
369         "flash_nfs=run nfsargs addip addtty addmtd addmisc;"            \
370                 "bootm ${kernel_addr} - ${fdt_addr}\0"                  \
371         "net_nfs=tftp ${kernel_addr_r} ${bootfile};"                    \
372                 "tftp ${fdt_addr_r} ${fdtfile};"                        \
373                 "run nfsargs addip addtty addmtd addmisc;"              \
374                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
375         "bootcmd=run flash_self\0"                                      \
376         "load=tftp ${loadaddr} ${u-boot}\0"                             \
377         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
378                 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
379                 " +${filesize};cp.b ${fileaddr} "                       \
380                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"   \
381         "upd=run load update\0"                                         \
382
383 #endif  /* __CONFIG_H */