mpc83xx: Migrate CONFIG_SYS_IMMR to Kconfig
[platform/kernel/u-boot.git] / include / configs / mpc8308_p1m.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2009-2010 Freescale Semiconductor, Inc.
4  * Copyright (C) 2010 Ilya Yanok, Emcraft Systems, yanok@emcraft.com
5  *
6  */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 /*
12  * High Level Configuration Options
13  */
14 #define CONFIG_E300             1 /* E300 family */
15
16 /*
17  * On-board devices
18  *
19  * TSECs
20  */
21 #define CONFIG_TSEC1
22 #define CONFIG_TSEC2
23
24 /*
25  * System IO Config
26  */
27 #define CONFIG_SYS_SICRH (\
28         SICRH_ESDHC_A_GPIO |\
29         SICRH_ESDHC_B_GPIO |\
30         SICRH_ESDHC_C_GTM |\
31         SICRH_GPIO_A_TSEC2 |\
32         SICRH_GPIO_B_TSEC2_TX_CLK |\
33         SICRH_IEEE1588_A_GPIO |\
34         SICRH_USB |\
35         SICRH_GTM_GPIO |\
36         SICRH_IEEE1588_B_GPIO |\
37         SICRH_ETSEC2_CRS |\
38         SICRH_GPIOSEL_1 |\
39         SICRH_TMROBI_V3P3 |\
40         SICRH_TSOBI1_V3P3 |\
41         SICRH_TSOBI2_V3P3)      /* 0xf577d100 */
42 #define CONFIG_SYS_SICRL (\
43         SICRL_SPI_PF0 |\
44         SICRL_UART_PF0 |\
45         SICRL_IRQ_PF0 |\
46         SICRL_I2C2_PF0 |\
47         SICRL_ETSEC1_TX_CLK)    /* 0x00000000 */
48
49 #define CONFIG_SYS_GPIO1_PRELIM
50 /* GPIO Default input/output settings */
51 #define CONFIG_SYS_GPIO1_DIR        0x7AAF8C00
52 /*
53  * Default GPIO values:
54  * LED#1 enabled; WLAN enabled; Both COM LED on (orange)
55  */
56 #define CONFIG_SYS_GPIO1_DAT        0x08008C00
57
58 /*
59  * SERDES
60  */
61 #define CONFIG_FSL_SERDES
62 #define CONFIG_FSL_SERDES1      0xe3000
63
64 /*
65  * Arbiter Setup
66  */
67 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
68 #define CONFIG_SYS_ACR_RPTCNT   3 /* Arbiter repeat count is 4 */
69 #define CONFIG_SYS_SPCR_TSECEP  3 /* eTSEC emergency priority is highest */
70
71 /*
72  * DDR Setup
73  */
74 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
75 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
76 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
77 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
78 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
79                                 | DDRCDR_PZ_LOZ \
80                                 | DDRCDR_NZ_LOZ \
81                                 | DDRCDR_ODT \
82                                 | DDRCDR_Q_DRN)
83                                 /* 0x7b880001 */
84 /*
85  * Manually set up DDR parameters
86  * consist of two chips HY5PS12621BFP-C4 from HYNIX
87  */
88
89 #define CONFIG_SYS_DDR_SIZE             128 /* MB */
90
91 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
92 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
93                                         | CSCONFIG_ODT_RD_NEVER \
94                                         | CSCONFIG_ODT_WR_ONLY_CURRENT \
95                                         | CSCONFIG_ROW_BIT_13 \
96                                         | CSCONFIG_COL_BIT_10)
97                                         /* 0x80010102 */
98 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
99 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
100                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
101                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
102                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
103                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
104                                 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
105                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
106                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
107                                 /* 0x00220802 */
108 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
109                                 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
110                                 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
111                                 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
112                                 | (6 << TIMING_CFG1_REFREC_SHIFT) \
113                                 | (2 << TIMING_CFG1_WRREC_SHIFT) \
114                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
115                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
116                                 /* 0x27256222 */
117 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
118                                 | (4 << TIMING_CFG2_CPO_SHIFT) \
119                                 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
120                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
121                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
122                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
123                                 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
124                                 /* 0x121048c5 */
125 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
126                                 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
127                                 /* 0x03600100 */
128 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
129                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
130                                 | SDRAM_CFG_DBW_32)
131                                 /* 0x43080000 */
132
133 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000 /* 1 posted refresh */
134 #define CONFIG_SYS_DDR_MODE             ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
135                                 | (0x0232 << SDRAM_MODE_SD_SHIFT))
136                                 /* ODT 150ohm CL=3, AL=1 on SDRAM */
137 #define CONFIG_SYS_DDR_MODE2            0x00000000
138
139 /*
140  * Memory test
141  */
142 #define CONFIG_SYS_MEMTEST_START        0x00001000 /* memtest region */
143 #define CONFIG_SYS_MEMTEST_END          0x07f00000
144
145 /*
146  * The reserved memory
147  */
148 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
149
150 #define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
151 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024) /* Reserved for malloc */
152
153 /*
154  * Initial RAM Base Address Setup
155  */
156 #define CONFIG_SYS_INIT_RAM_LOCK        1
157 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
158 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
159 #define CONFIG_SYS_GBL_DATA_OFFSET      \
160         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
161
162 /*
163  * Local Bus Configuration & Clock Setup
164  */
165 #define CONFIG_SYS_LCRR_DBYP            LCRR_DBYP
166 #define CONFIG_SYS_LCRR_CLKDIV          LCRR_CLKDIV_2
167 #define CONFIG_SYS_LBC_LBCR             0x00040000
168
169 /*
170  * FLASH on the Local Bus
171  */
172 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
173
174 #define CONFIG_SYS_FLASH_BASE           0xFC000000 /* FLASH base address */
175 #define CONFIG_SYS_FLASH_SIZE           64 /* FLASH size is 64M */
176
177
178 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
179 #define CONFIG_SYS_MAX_FLASH_SECT       512
180
181 /* Flash Erase Timeout (ms) */
182 #define CONFIG_SYS_FLASH_ERASE_TOUT     (1000 * 1024)
183 /* Flash Write Timeout (ms) */
184 #define CONFIG_SYS_FLASH_WRITE_TOUT     (500 * 1024)
185
186 /*
187  * SJA1000 CAN controller on Local Bus
188  */
189 #define CONFIG_SYS_SJA1000_BASE 0xFBFF0000
190
191
192 /*
193  * CPLD on Local Bus
194  */
195 #define CONFIG_SYS_CPLD_BASE    0xFBFF8000
196
197
198 /*
199  * Serial Port
200  */
201 #undef CONFIG_SERIAL_SOFTWARE_FIFO
202 #define CONFIG_SYS_NS16550_SERIAL
203 #define CONFIG_SYS_NS16550_REG_SIZE     1
204 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
205
206 #define CONFIG_SYS_BAUDRATE_TABLE  \
207         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
208
209 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
210 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
211
212 /* I2C */
213 #define CONFIG_SYS_I2C
214 #define CONFIG_SYS_I2C_FSL
215 #define CONFIG_SYS_FSL_I2C_SPEED        400000
216 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
217 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
218 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
219 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
220 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
221
222 /*
223  * General PCI
224  * Addresses are mapped 1-1.
225  */
226 #define CONFIG_SYS_PCIE1_BASE           0xA0000000
227 #define CONFIG_SYS_PCIE1_MEM_BASE       0xA0000000
228 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xA0000000
229 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000
230 #define CONFIG_SYS_PCIE1_CFG_BASE       0xB0000000
231 #define CONFIG_SYS_PCIE1_CFG_SIZE       0x01000000
232 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
233 #define CONFIG_SYS_PCIE1_IO_PHYS        0xB1000000
234 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000
235
236 /* enable PCIE clock */
237 #define CONFIG_SYS_SCCR_PCIEXP1CM       1
238
239 #define CONFIG_PCI_INDIRECT_BRIDGE
240 #define CONFIG_PCIE
241
242 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
243 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
244
245 /*
246  * TSEC
247  */
248 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
249 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
250 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
251 #define CONFIG_SYS_TSEC2        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
252
253 /*
254  * TSEC ethernet configuration
255  */
256 #define CONFIG_TSEC1_NAME       "eTSEC0"
257 #define CONFIG_TSEC2_NAME       "eTSEC1"
258 #define TSEC1_PHY_ADDR          1
259 #define TSEC2_PHY_ADDR          2
260 #define TSEC1_PHYIDX            0
261 #define TSEC2_PHYIDX            0
262 #define TSEC1_FLAGS             0
263 #define TSEC2_FLAGS             0
264
265 /* Options are: eTSEC[0-1] */
266 #define CONFIG_ETHPRIME         "eTSEC0"
267
268 /*
269  * Environment
270  */
271 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
272                                  CONFIG_SYS_MONITOR_LEN)
273 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
274 #define CONFIG_ENV_SIZE         0x2000
275 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
276 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
277
278 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
279 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
280
281 /*
282  * BOOTP options
283  */
284 #define CONFIG_BOOTP_BOOTFILESIZE
285
286 /*
287  * Command line configuration.
288  */
289
290 /*
291  * Miscellaneous configurable options
292  */
293 #define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
294
295 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
296
297 /* Boot Argument Buffer Size */
298 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
299
300 /*
301  * For booting Linux, the board info and command line data
302  * have to be in the first 8 MB of memory, since this is
303  * the maximum mapped by the Linux kernel during initialization.
304  */
305 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
306
307 /*
308  * Environment Configuration
309  */
310
311 #define CONFIG_ENV_OVERWRITE
312
313 #if defined(CONFIG_TSEC_ENET)
314 #define CONFIG_HAS_ETH0
315 #define CONFIG_HAS_ETH1
316 #endif
317
318 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
319
320
321 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
322         "netdev=eth0\0"                                                 \
323         "consoledev=ttyS0\0"                                            \
324         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
325                 "nfsroot=${serverip}:${rootpath}\0"                     \
326         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
327         "addip=setenv bootargs ${bootargs} "                            \
328                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
329                 ":${hostname}:${netdev}:off panic=1\0"                  \
330         "addtty=setenv bootargs ${bootargs}"                            \
331                 " console=${consoledev},${baudrate}\0"                  \
332         "addmtd=setenv bootargs ${bootargs} ${mtdparts}\0"              \
333         "addmisc=setenv bootargs ${bootargs}\0"                         \
334         "kernel_addr=FC0A0000\0"                                        \
335         "fdt_addr=FC2A0000\0"                                           \
336         "ramdisk_addr=FC2C0000\0"                                       \
337         "u-boot=mpc8308_p1m/u-boot.bin\0"                               \
338         "kernel_addr_r=1000000\0"                                       \
339         "fdt_addr_r=C00000\0"                                           \
340         "hostname=mpc8308_p1m\0"                                        \
341         "bootfile=mpc8308_p1m/uImage\0"                                 \
342         "fdtfile=mpc8308_p1m/mpc8308_p1m.dtb\0"                         \
343         "rootpath=/opt/eldk-4.2/ppc_6xx\0"                              \
344         "flash_self=run ramargs addip addtty addmtd addmisc;"           \
345                 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0"    \
346         "flash_nfs=run nfsargs addip addtty addmtd addmisc;"            \
347                 "bootm ${kernel_addr} - ${fdt_addr}\0"                  \
348         "net_nfs=tftp ${kernel_addr_r} ${bootfile};"                    \
349                 "tftp ${fdt_addr_r} ${fdtfile};"                        \
350                 "run nfsargs addip addtty addmtd addmisc;"              \
351                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
352         "bootcmd=run flash_self\0"                                      \
353         "load=tftp ${loadaddr} ${u-boot}\0"                             \
354         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
355                 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
356                 " +${filesize};cp.b ${fileaddr} "                       \
357                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"   \
358         "upd=run load update\0"                                         \
359
360 #endif  /* __CONFIG_H */