Convert CONFIG_SPL_PAD_TO et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls2080ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2019-2021 NXP
4  * Copyright 2015 Freescale Semiconductor
5  */
6
7 #ifndef __LS2_RDB_H
8 #define __LS2_RDB_H
9
10 #include "ls2080a_common.h"
11
12 #define I2C_MUX_CH_VOL_MONITOR          0xa
13 #define I2C_VOL_MONITOR_ADDR            0x38
14
15 /* step the IR regulator in 5mV increments */
16 #define IR_VDD_STEP_DOWN                5
17 #define IR_VDD_STEP_UP                  5
18 /* The lowest and highest voltage allowed for LS2080ARDB */
19 #define VDD_MV_MIN                      819
20 #define VDD_MV_MAX                      1212
21
22 #define COUNTER_FREQUENCY_REAL          (get_board_sys_clk()/4)
23
24 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
25 #define SPD_EEPROM_ADDRESS1     0x51
26 #define SPD_EEPROM_ADDRESS2     0x52
27 #define SPD_EEPROM_ADDRESS3     0x53
28 #define SPD_EEPROM_ADDRESS4     0x54
29 #define SPD_EEPROM_ADDRESS5     0x55
30 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
31 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
32 #define CONFIG_SYS_SPD_BUS_NUM  0       /* SPD on I2C bus 0 */
33 #ifdef CONFIG_SYS_FSL_HAS_DP_DDR
34 #define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR       1
35 #endif
36
37 /* SATA */
38
39 #define CONFIG_SYS_SATA1                        AHCI_BASE_ADDR1
40 #define CONFIG_SYS_SATA2                        AHCI_BASE_ADDR2
41
42 #if !defined(CONFIG_FSL_QSPI) || defined(CONFIG_TFABOOT)
43
44 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
45 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
46 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
47
48 #define CONFIG_SYS_NOR0_CSPR                                    \
49         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
50         CSPR_PORT_SIZE_16                                       | \
51         CSPR_MSEL_NOR                                           | \
52         CSPR_V)
53 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
54         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
55         CSPR_PORT_SIZE_16                                       | \
56         CSPR_MSEL_NOR                                           | \
57         CSPR_V)
58 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
59 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
60                                 FTIM0_NOR_TEADC(0x5) | \
61                                 FTIM0_NOR_TEAHC(0x5))
62 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
63                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
64                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
65 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
66                                 FTIM2_NOR_TCH(0x4) | \
67                                 FTIM2_NOR_TWPH(0x0E) | \
68                                 FTIM2_NOR_TWP(0x1c))
69 #define CONFIG_SYS_NOR_FTIM3    0x04000000
70 #define CONFIG_SYS_IFC_CCR      0x01000000
71
72 #ifdef CONFIG_MTD_NOR_FLASH
73 #define CONFIG_SYS_FLASH_QUIET_TEST
74 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
75
76 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
77 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
78 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
79
80 #define CONFIG_SYS_FLASH_EMPTY_INFO
81 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
82                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
83 #endif
84
85 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
86 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
87
88 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
89 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
90                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
91                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
92                                 | CSPR_V)
93 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
94
95 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
96                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
97                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
98                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
99                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
100                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
101                                 | CSOR_NAND_PB(128))    /* Pages Per Block 128*/
102
103 /* ONFI NAND Flash mode0 Timing Params */
104 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x0e) | \
105                                         FTIM0_NAND_TWP(0x30)   | \
106                                         FTIM0_NAND_TWCHT(0x0e) | \
107                                         FTIM0_NAND_TWH(0x14))
108 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x64) | \
109                                         FTIM1_NAND_TWBE(0xab)  | \
110                                         FTIM1_NAND_TRR(0x1c)   | \
111                                         FTIM1_NAND_TRP(0x30))
112 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x1e) | \
113                                         FTIM2_NAND_TREH(0x14) | \
114                                         FTIM2_NAND_TWHRE(0x3c))
115 #define CONFIG_SYS_NAND_FTIM3           0x0
116
117 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
118 #define CONFIG_SYS_MAX_NAND_DEVICE      1
119 #define CONFIG_MTD_NAND_VERIFY_WRITE
120
121 #define QIXIS_LBMAP_SWITCH              0x06
122 #define QIXIS_LBMAP_MASK                0x0f
123 #define QIXIS_LBMAP_SHIFT               0
124 #define QIXIS_LBMAP_DFLTBANK            0x00
125 #define QIXIS_LBMAP_ALTBANK             0x04
126 #define QIXIS_LBMAP_NAND                0x09
127 #define QIXIS_RST_CTL_RESET             0x31
128 #define QIXIS_RST_CTL_RESET_EN          0x30
129 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
130 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
131 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
132 #define QIXIS_RCW_SRC_NAND              0x119
133 #define QIXIS_RST_FORCE_MEM             0x01
134
135 #define CONFIG_SYS_CSPR3_EXT    (0x0)
136 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
137                                 | CSPR_PORT_SIZE_8 \
138                                 | CSPR_MSEL_GPCM \
139                                 | CSPR_V)
140 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
141                                 | CSPR_PORT_SIZE_8 \
142                                 | CSPR_MSEL_GPCM \
143                                 | CSPR_V)
144
145 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
146 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
147 /* QIXIS Timing parameters for IFC CS3 */
148 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
149                                         FTIM0_GPCM_TEADC(0x0e) | \
150                                         FTIM0_GPCM_TEAHC(0x0e))
151 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
152                                         FTIM1_GPCM_TRAD(0x3f))
153 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
154                                         FTIM2_GPCM_TCH(0xf) | \
155                                         FTIM2_GPCM_TWP(0x3E))
156 #define CONFIG_SYS_CS3_FTIM3            0x0
157
158 #if defined(CONFIG_SPL) && defined(CONFIG_MTD_RAW_NAND)
159 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
160 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR_EARLY
161 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR0_CSPR
162 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
163 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
164 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
165 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
166 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
167 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
168 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
169 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
170 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
171 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
172 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
173 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
174 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
175 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
176
177 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (512 * 1024)
178 #else
179 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
180 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
181 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
182 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
183 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
184 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
185 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
186 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
187 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
188 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
189 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
190 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
191 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
192 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
193 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
194 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
195 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
196 #endif
197
198 /* Debug Server firmware */
199 #define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
200 #define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
201 #endif
202 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
203
204 #ifdef CONFIG_TARGET_LS2081ARDB
205 #define QIXIS_QMAP_MASK                 0x07
206 #define QIXIS_QMAP_SHIFT                5
207 #define QIXIS_LBMAP_DFLTBANK            0x00
208 #define QIXIS_LBMAP_QSPI                0x00
209 #define QIXIS_RCW_SRC_QSPI              0x62
210 #define QIXIS_LBMAP_ALTBANK             0x20
211 #define QIXIS_RST_CTL_RESET             0x31
212 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
213 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
214 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
215 #define QIXIS_LBMAP_MASK                0x0f
216 #define QIXIS_RST_CTL_RESET_EN          0x30
217 #endif
218
219 /*
220  * I2C
221  */
222 #ifdef CONFIG_TARGET_LS2081ARDB
223 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
224 #endif
225 #define I2C_MUX_PCA_ADDR                0x75
226 #define I2C_MUX_PCA_ADDR_PRI            0x75 /* Primary Mux*/
227
228 /* I2C bus multiplexer */
229 #define I2C_MUX_CH_DEFAULT      0x8
230
231 /* SPI */
232
233 /*
234  * RTC configuration
235  */
236 #define RTC
237 #ifdef CONFIG_TARGET_LS2081ARDB
238 #define CONFIG_SYS_I2C_RTC_ADDR         0x51
239 #else
240 #define CONFIG_RTC_DS3231               1
241 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
242 #endif
243
244 /* EEPROM */
245 #define CONFIG_SYS_I2C_EEPROM_NXID
246 #define CONFIG_SYS_EEPROM_BUS_NUM       0
247
248 #define CONFIG_FSL_MEMAC
249
250 #ifdef CONFIG_PCI
251 #define CONFIG_PCI_SCAN_SHOW
252 #endif
253
254 #define BOOT_TARGET_DEVICES(func) \
255         func(USB, usb, 0) \
256         func(MMC, mmc, 0) \
257         func(SCSI, scsi, 0) \
258         func(DHCP, dhcp, na)
259 #include <config_distro_bootcmd.h>
260
261 #ifdef CONFIG_TFABOOT
262 #define QSPI_MC_INIT_CMD                                \
263         "sf probe 0:0; "                                \
264         "sf read 0x80640000 0x640000 0x80000; "         \
265         "env exists secureboot && "                     \
266         "esbc_validate 0x80640000 && "                  \
267         "esbc_validate 0x80680000; "                    \
268         "sf read 0x80a00000 0xa00000 0x200000; "        \
269         "sf read 0x80e00000 0xe00000 0x100000; "        \
270         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
271 #define SD_MC_INIT_CMD                          \
272         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
273         "mmc read 0x80e00000 0x7000 0x800;"     \
274         "env exists secureboot && "             \
275         "mmc read 0x80640000 0x3200 0x20 && "   \
276         "mmc read 0x80680000 0x3400 0x20 && "   \
277         "esbc_validate 0x80640000 && "          \
278         "esbc_validate 0x80680000 ;"            \
279         "fsl_mc start mc 0x80a00000 0x80e00000\0"
280 #define IFC_MC_INIT_CMD                         \
281         "env exists secureboot && "     \
282         "esbc_validate 0x580640000 && "         \
283         "esbc_validate 0x580680000; "           \
284         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
285 #else
286 #ifdef CONFIG_QSPI_BOOT
287 #define MC_INIT_CMD                                     \
288         "mcinitcmd=sf probe 0:0; "                      \
289         "sf read 0x80640000 0x640000 0x80000; "         \
290         "env exists secureboot && "                     \
291         "esbc_validate 0x80640000 && "                  \
292         "esbc_validate 0x80680000; "                    \
293         "sf read 0x80a00000 0xa00000 0x200000; "        \
294         "sf read 0x80e00000 0xe00000 0x100000; "        \
295         "fsl_mc start mc 0x80a00000 0x80e00000 \0"
296 #elif defined(CONFIG_SD_BOOT)
297 #define MC_INIT_CMD                             \
298         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
299         "mmc read 0x80e00000 0x7000 0x800;"     \
300         "env exists secureboot && "             \
301         "mmc read 0x80640000 0x3200 0x20 && "   \
302         "mmc read 0x80680000 0x3400 0x20 && "   \
303         "esbc_validate 0x80640000 && "          \
304         "esbc_validate 0x80680000 ;"            \
305         "fsl_mc start mc 0x80a00000 0x80e00000\0" \
306         "mcmemsize=0x70000000\0"
307 #else
308 #define MC_INIT_CMD                             \
309         "mcinitcmd=env exists secureboot && "   \
310         "esbc_validate 0x580640000 && "         \
311         "esbc_validate 0x580680000; "           \
312         "fsl_mc start mc 0x580a00000 0x580e00000 \0"
313 #endif
314 #endif
315
316 /* Initial environment variables */
317 #undef CONFIG_EXTRA_ENV_SETTINGS
318 #ifdef CONFIG_TFABOOT
319 #define CONFIG_EXTRA_ENV_SETTINGS               \
320         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
321         "ramdisk_addr=0x800000\0"               \
322         "ramdisk_size=0x2000000\0"              \
323         "fdt_high=0xa0000000\0"                 \
324         "initrd_high=0xffffffffffffffff\0"      \
325         "kernel_addr=0x581000000\0"             \
326         "kernel_start=0x1000000\0"              \
327         "kernelheader_start=0x800000\0"         \
328         "scriptaddr=0x80000000\0"               \
329         "scripthdraddr=0x80080000\0"            \
330         "fdtheader_addr_r=0x80100000\0"         \
331         "kernelheader_addr_r=0x80200000\0"      \
332         "kernelheader_addr=0x580600000\0"       \
333         "kernel_addr_r=0x81000000\0"            \
334         "kernelheader_size=0x40000\0"           \
335         "fdt_addr_r=0x90000000\0"               \
336         "load_addr=0xa0000000\0"                \
337         "kernel_size=0x2800000\0"               \
338         "kernel_addr_sd=0x8000\0"               \
339         "kernel_size_sd=0x14000\0"              \
340         "console=ttyAMA0,38400n8\0"             \
341         "mcmemsize=0x70000000\0"                \
342         "sd_bootcmd=echo Trying load from SD ..;" \
343         "mmcinfo; mmc read $load_addr "         \
344         "$kernel_addr_sd $kernel_size_sd && "   \
345         "bootm $load_addr#$board\0"             \
346         QSPI_MC_INIT_CMD                                \
347         BOOTENV                                 \
348         "boot_scripts=ls2088ardb_boot.scr\0"    \
349         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
350         "scan_dev_for_boot_part="               \
351                 "part list ${devtype} ${devnum} devplist; "     \
352                 "env exists devplist || setenv devplist 1; "    \
353                 "for distro_bootpart in ${devplist}; do "       \
354                         "if fstype ${devtype} "                 \
355                                 "${devnum}:${distro_bootpart} " \
356                                 "bootfstype; then "             \
357                                 "run scan_dev_for_boot; "       \
358                         "fi; "                                  \
359                 "done\0"                                        \
360         "boot_a_script="                                        \
361                 "load ${devtype} ${devnum}:${distro_bootpart} " \
362                         "${scriptaddr} ${prefix}${script}; "    \
363                 "env exists secureboot && load ${devtype} "     \
364                         "${devnum}:${distro_bootpart} "         \
365                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
366                         "&& esbc_validate ${scripthdraddr};"    \
367                 "source ${scriptaddr}\0"                        \
368         "qspi_bootcmd=echo Trying load from qspi..;"            \
369                 "sf probe && sf read $load_addr "               \
370                 "$kernel_start $kernel_size ; env exists secureboot &&" \
371                 "sf read $kernelheader_addr_r $kernelheader_start "     \
372                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
373                 " bootm $load_addr#$board\0"                    \
374         "nor_bootcmd=echo Trying load from nor..;"              \
375                 "cp.b $kernel_addr $load_addr "                 \
376                 "$kernel_size ; env exists secureboot && "      \
377                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
378                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
379                 "bootm $load_addr#$board\0"
380 #else
381 #define CONFIG_EXTRA_ENV_SETTINGS               \
382         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
383         "ramdisk_addr=0x800000\0"               \
384         "ramdisk_size=0x2000000\0"              \
385         "fdt_high=0xa0000000\0"                 \
386         "initrd_high=0xffffffffffffffff\0"      \
387         "kernel_addr=0x581000000\0"             \
388         "kernel_start=0x1000000\0"              \
389         "kernelheader_start=0x600000\0"         \
390         "scriptaddr=0x80000000\0"               \
391         "scripthdraddr=0x80080000\0"            \
392         "fdtheader_addr_r=0x80100000\0"         \
393         "kernelheader_addr_r=0x80200000\0"      \
394         "kernelheader_addr=0x580600000\0"       \
395         "kernel_addr_r=0x81000000\0"            \
396         "kernelheader_size=0x40000\0"           \
397         "fdt_addr_r=0x90000000\0"               \
398         "load_addr=0xa0000000\0"                \
399         "kernel_size=0x2800000\0"               \
400         "kernel_addr_sd=0x8000\0"               \
401         "kernel_size_sd=0x14000\0"              \
402         "console=ttyAMA0,38400n8\0"             \
403         "mcmemsize=0x70000000\0"                \
404         "sd_bootcmd=echo Trying load from SD ..;" \
405         "mmcinfo; mmc read $load_addr "         \
406         "$kernel_addr_sd $kernel_size_sd && "   \
407         "bootm $load_addr#$board\0"             \
408         MC_INIT_CMD                             \
409         BOOTENV                                 \
410         "boot_scripts=ls2088ardb_boot.scr\0"    \
411         "boot_script_hdr=hdr_ls2088ardb_bs.out\0"       \
412         "scan_dev_for_boot_part="               \
413                 "part list ${devtype} ${devnum} devplist; "     \
414                 "env exists devplist || setenv devplist 1; "    \
415                 "for distro_bootpart in ${devplist}; do "       \
416                         "if fstype ${devtype} "                 \
417                                 "${devnum}:${distro_bootpart} " \
418                                 "bootfstype; then "             \
419                                 "run scan_dev_for_boot; "       \
420                         "fi; "                                  \
421                 "done\0"                                        \
422         "boot_a_script="                                        \
423                 "load ${devtype} ${devnum}:${distro_bootpart} " \
424                         "${scriptaddr} ${prefix}${script}; "    \
425                 "env exists secureboot && load ${devtype} "     \
426                         "${devnum}:${distro_bootpart} "         \
427                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
428                         "env exists secureboot "        \
429                         "&& esbc_validate ${scripthdraddr};"    \
430                 "source ${scriptaddr}\0"                        \
431         "qspi_bootcmd=echo Trying load from qspi..;"            \
432                 "sf probe && sf read $load_addr "               \
433                 "$kernel_start $kernel_size ; env exists secureboot &&" \
434                 "sf read $kernelheader_addr_r $kernelheader_start "     \
435                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
436                 " bootm $load_addr#$board\0"                    \
437         "nor_bootcmd=echo Trying load from nor..;"              \
438                 "cp.b $kernel_addr $load_addr "                 \
439                 "$kernel_size ; env exists secureboot && "      \
440                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
441                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
442                 "bootm $load_addr#$board\0"
443 #endif
444
445 #ifdef CONFIG_TFABOOT
446 #define QSPI_NOR_BOOTCOMMAND                                            \
447                         "sf probe 0:0; "                                \
448                         "sf read 0x806c0000 0x6c0000 0x40000; "         \
449                         "env exists mcinitcmd && env exists secureboot "\
450                         "&& esbc_validate 0x806c0000; "                 \
451                         "sf read 0x80d00000 0xd00000 0x100000; "        \
452                         "env exists mcinitcmd && "                      \
453                         "fsl_mc lazyapply dpl 0x80d00000; "             \
454                         "run distro_bootcmd;run qspi_bootcmd; "         \
455                         "env exists secureboot && esbc_halt;"
456
457 /* Try to boot an on-SD kernel first, then do normal distro boot */
458 #define SD_BOOTCOMMAND                                          \
459                         "env exists mcinitcmd && env exists secureboot "\
460                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
461                         "&& esbc_validate $load_addr; "                 \
462                         "env exists mcinitcmd && run mcinitcmd "        \
463                         "&& mmc read 0x80d00000 0x6800 0x800 "          \
464                         "&& fsl_mc lazyapply dpl 0x80d00000; "          \
465                         "run distro_bootcmd;run sd_bootcmd; "           \
466                         "env exists secureboot && esbc_halt;"
467
468 /* Try to boot an on-NOR kernel first, then do normal distro boot */
469 #define IFC_NOR_BOOTCOMMAND                                             \
470                         "env exists mcinitcmd && env exists secureboot "\
471                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
472                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
473                         "run distro_bootcmd;run nor_bootcmd; "          \
474                         "env exists secureboot && esbc_halt;"
475 #else
476 #ifdef CONFIG_QSPI_BOOT
477 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
478 #elif defined(CONFIG_SD_BOOT)
479 /* Try to boot an on-SD kernel first, then do normal distro boot */
480 #else
481 /* Try to boot an on-NOR kernel first, then do normal distro boot */
482 #endif
483 #endif
484
485 /* MAC/PHY configuration */
486 #define CORTINA_PHY_ADDR1       0x10
487 #define CORTINA_PHY_ADDR2       0x11
488 #define CORTINA_PHY_ADDR3       0x12
489 #define CORTINA_PHY_ADDR4       0x13
490 #define AQ_PHY_ADDR1            0x00
491 #define AQ_PHY_ADDR2            0x01
492 #define AQ_PHY_ADDR3            0x02
493 #define AQ_PHY_ADDR4            0x03
494 #define AQR405_IRQ_MASK         0x36
495
496 #include <asm/fsl_secure_boot.h>
497
498 #endif /* __LS2_RDB_H */