d02d7fc58867facb0ce9cbfe1325b1c10482639d
[platform/kernel/u-boot.git] / include / configs / ls2080aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2019-2021 NXP
4  * Copyright 2015 Freescale Semiconductor
5  */
6
7 #ifndef __LS2_QDS_H
8 #define __LS2_QDS_H
9
10 #include "ls2080a_common.h"
11
12 #ifdef CONFIG_FSL_QSPI
13 #define CONFIG_SYS_I2C_IFDR_DIV         0x7e
14 #endif
15
16 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
17 #define COUNTER_FREQUENCY_REAL          (get_board_sys_clk()/4)
18
19 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
20 #define SPD_EEPROM_ADDRESS1     0x51
21 #define SPD_EEPROM_ADDRESS2     0x52
22 #define SPD_EEPROM_ADDRESS3     0x53
23 #define SPD_EEPROM_ADDRESS4     0x54
24 #define SPD_EEPROM_ADDRESS5     0x55
25 #define SPD_EEPROM_ADDRESS6     0x56    /* dummy address */
26 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
27
28 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
29 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128*1024*1024)
30 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64*1024*1024)
31
32 #define CONFIG_SYS_NOR0_CSPR                                    \
33         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
34         CSPR_PORT_SIZE_16                                       | \
35         CSPR_MSEL_NOR                                           | \
36         CSPR_V)
37 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
38         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
39         CSPR_PORT_SIZE_16                                       | \
40         CSPR_MSEL_NOR                                           | \
41         CSPR_V)
42 #define CONFIG_SYS_NOR1_CSPR                                    \
43         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS)            | \
44         CSPR_PORT_SIZE_16                                       | \
45         CSPR_MSEL_NOR                                           | \
46         CSPR_V)
47 #define CONFIG_SYS_NOR1_CSPR_EARLY                              \
48         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH1_BASE_PHYS_EARLY)      | \
49         CSPR_PORT_SIZE_16                                       | \
50         CSPR_MSEL_NOR                                           | \
51         CSPR_V)
52 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(12)
53 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
54                                 FTIM0_NOR_TEADC(0x5) | \
55                                 FTIM0_NOR_TEAHC(0x5))
56 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
57                                 FTIM1_NOR_TRAD_NOR(0x1a) |\
58                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
59 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
60                                 FTIM2_NOR_TCH(0x4) | \
61                                 FTIM2_NOR_TWPH(0x0E) | \
62                                 FTIM2_NOR_TWP(0x1c))
63 #define CONFIG_SYS_NOR_FTIM3    0x04000000
64 #define CONFIG_SYS_IFC_CCR      0x01000000
65
66 #ifdef CONFIG_MTD_NOR_FLASH
67 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
68
69 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE,\
70                                          CONFIG_SYS_FLASH_BASE + 0x40000000}
71 #endif
72
73 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
74 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
75
76 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
77 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
78                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
79                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
80                                 | CSPR_V)
81 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
82
83 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
84                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
85                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
86                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
87                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
88                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
89                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
90
91 /* ONFI NAND Flash mode0 Timing Params */
92 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
93                                         FTIM0_NAND_TWP(0x18)   | \
94                                         FTIM0_NAND_TWCHT(0x07) | \
95                                         FTIM0_NAND_TWH(0x0a))
96 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
97                                         FTIM1_NAND_TWBE(0x39)  | \
98                                         FTIM1_NAND_TRR(0x0e)   | \
99                                         FTIM1_NAND_TRP(0x18))
100 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
101                                         FTIM2_NAND_TREH(0x0a) | \
102                                         FTIM2_NAND_TWHRE(0x1e))
103 #define CONFIG_SYS_NAND_FTIM3           0x0
104
105 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
106 #define CONFIG_SYS_MAX_NAND_DEVICE      1
107 #define CONFIG_MTD_NAND_VERIFY_WRITE
108
109 #define QIXIS_LBMAP_SWITCH              0x06
110 #define QIXIS_LBMAP_MASK                0x0f
111 #define QIXIS_LBMAP_SHIFT               0
112 #define QIXIS_LBMAP_DFLTBANK            0x00
113 #define QIXIS_LBMAP_ALTBANK             0x04
114 #define QIXIS_LBMAP_NAND                0x09
115 #define QIXIS_LBMAP_SD                  0x00
116 #define QIXIS_LBMAP_QSPI                0x0f
117 #define QIXIS_RST_CTL_RESET             0x31
118 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
119 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
120 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
121 #define QIXIS_RCW_SRC_NAND              0x107
122 #define QIXIS_RCW_SRC_SD                0x40
123 #define QIXIS_RCW_SRC_QSPI              0x62
124 #define QIXIS_RST_FORCE_MEM             0x01
125
126 #define CONFIG_SYS_CSPR3_EXT    (0x0)
127 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
128                                 | CSPR_PORT_SIZE_8 \
129                                 | CSPR_MSEL_GPCM \
130                                 | CSPR_V)
131 #define CONFIG_SYS_CSPR3_FINAL  (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
132                                 | CSPR_PORT_SIZE_8 \
133                                 | CSPR_MSEL_GPCM \
134                                 | CSPR_V)
135
136 #define CONFIG_SYS_AMASK3       IFC_AMASK(64*1024)
137 #define CONFIG_SYS_CSOR3        CSOR_GPCM_ADM_SHIFT(12)
138 /* QIXIS Timing parameters for IFC CS3 */
139 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
140                                         FTIM0_GPCM_TEADC(0x0e) | \
141                                         FTIM0_GPCM_TEAHC(0x0e))
142 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
143                                         FTIM1_GPCM_TRAD(0x3f))
144 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0xf) | \
145                                         FTIM2_GPCM_TCH(0xf) | \
146                                         FTIM2_GPCM_TWP(0x3E))
147 #define CONFIG_SYS_CS3_FTIM3            0x0
148
149 #if defined(CONFIG_SPL)
150 #if defined(CONFIG_NAND_BOOT)
151 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
152 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR_EARLY
153 #define CONFIG_SYS_CSPR1_FINAL          CONFIG_SYS_NOR0_CSPR
154 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
155 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
156 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
157 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
158 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
159 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
160 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
161 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR_EARLY
162 #define CONFIG_SYS_CSPR2_FINAL          CONFIG_SYS_NOR1_CSPR
163 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK_EARLY
164 #define CONFIG_SYS_AMASK2_FINAL         CONFIG_SYS_NOR_AMASK
165 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
166 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
167 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
168 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
169 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
170 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
171 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
172 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
173 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
174 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
175 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
176 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
177 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
178
179 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (640 * 1024)
180 #endif
181 #else
182 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
183 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
184 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
185 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
186 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
187 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
188 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
189 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
190 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
191 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
192 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR_EARLY
193 #define CONFIG_SYS_CSPR1_FINAL          CONFIG_SYS_NOR1_CSPR
194 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK_EARLY
195 #define CONFIG_SYS_AMASK1_FINAL         CONFIG_SYS_NOR_AMASK
196 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
197 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
198 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
199 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
200 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
201 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
202 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
203 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
204 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
205 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
206 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
207 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
208 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
209 #endif
210
211 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
212
213 /*
214  * I2C
215  */
216 #define I2C_MUX_PCA_ADDR                0x77
217 #define I2C_MUX_PCA_ADDR_PRI            0x77 /* Primary Mux*/
218
219 /* I2C bus multiplexer */
220 #define I2C_MUX_CH_DEFAULT      0x8
221
222 /* SPI */
223
224 /*
225  * Verify QSPI when boot from NAND, QIXIS brdcfg9 need configure.
226  * If boot from on-board NAND, ISO1 = 1, ISO2 = 0, IBOOT = 0
227  * If boot from IFCCard NAND, ISO1 = 0, ISO2 = 0, IBOOT = 1
228  */
229 #define FSL_QIXIS_BRDCFG9_QSPI          0x1
230
231 /*
232  * RTC configuration
233  */
234 #define RTC
235 #define CONFIG_RTC_DS3231               1
236 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
237
238 /* Initial environment variables */
239 #undef CONFIG_EXTRA_ENV_SETTINGS
240 #ifdef CONFIG_NXP_ESBC
241 #define CONFIG_EXTRA_ENV_SETTINGS               \
242         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
243         "loadaddr=0x80100000\0"                 \
244         "kernel_addr=0x100000\0"                \
245         "ramdisk_addr=0x800000\0"               \
246         "ramdisk_size=0x2000000\0"              \
247         "fdt_high=0xa0000000\0"                 \
248         "initrd_high=0xffffffffffffffff\0"      \
249         "kernel_start=0x581000000\0"            \
250         "kernel_load=0xa0000000\0"              \
251         "kernel_size=0x2800000\0"               \
252         "mcmemsize=0x40000000\0"                \
253         "mcinitcmd=esbc_validate 0x580640000;"  \
254         "esbc_validate 0x580680000;"            \
255         "fsl_mc start mc 0x580a00000"           \
256         " 0x580e00000 \0"
257 #else
258 #ifdef CONFIG_TFABOOT
259 #define SD_MC_INIT_CMD                          \
260         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"  \
261         "mmc read 0x80e00000 0x7000 0x800;" \
262         "fsl_mc start mc 0x80a00000 0x80e00000\0"
263 #define IFC_MC_INIT_CMD                         \
264         "fsl_mc start mc 0x580a00000" \
265         " 0x580e00000 \0"
266 #define CONFIG_EXTRA_ENV_SETTINGS               \
267         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
268         "loadaddr=0x80100000\0"                 \
269         "loadaddr_sd=0x90100000\0"                 \
270         "kernel_addr=0x581000000\0"                       \
271         "kernel_addr_sd=0x8000\0"                \
272         "ramdisk_addr=0x800000\0"               \
273         "ramdisk_size=0x2000000\0"              \
274         "fdt_high=0xa0000000\0"                 \
275         "initrd_high=0xffffffffffffffff\0"      \
276         "kernel_start=0x581000000\0"            \
277         "kernel_start_sd=0x8000\0"              \
278         "kernel_load=0xa0000000\0"              \
279         "kernel_size=0x2800000\0"               \
280         "kernel_size_sd=0x14000\0"               \
281         "load_addr=0xa0000000\0"                            \
282         "kernelheader_addr=0x580600000\0"       \
283         "kernelheader_addr_r=0x80200000\0"      \
284         "kernelheader_size=0x40000\0"           \
285         "BOARD=ls2088aqds\0" \
286         "mcmemsize=0x70000000 \0" \
287         "scriptaddr=0x80000000\0"               \
288         "scripthdraddr=0x80080000\0"            \
289         IFC_MC_INIT_CMD                         \
290         BOOTENV                                 \
291         "boot_scripts=ls2088aqds_boot.scr\0"    \
292         "boot_script_hdr=hdr_ls2088aqds_bs.out\0"       \
293         "scan_dev_for_boot_part="               \
294                 "part list ${devtype} ${devnum} devplist; "     \
295                 "env exists devplist || setenv devplist 1; "    \
296                 "for distro_bootpart in ${devplist}; do "       \
297                         "if fstype ${devtype} "                 \
298                                 "${devnum}:${distro_bootpart} " \
299                                 "bootfstype; then "             \
300                                 "run scan_dev_for_boot; "       \
301                         "fi; "                                  \
302                 "done\0"                                        \
303         "boot_a_script="                                        \
304                 "load ${devtype} ${devnum}:${distro_bootpart} " \
305                         "${scriptaddr} ${prefix}${script}; "    \
306                 "env exists secureboot && load ${devtype} "     \
307                         "${devnum}:${distro_bootpart} "         \
308                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
309                         "&& esbc_validate ${scripthdraddr};"    \
310                 "source ${scriptaddr}\0"                        \
311         "nor_bootcmd=echo Trying load from nor..;"              \
312                 "cp.b $kernel_addr $load_addr "                 \
313                 "$kernel_size ; env exists secureboot && "      \
314                 "cp.b $kernelheader_addr $kernelheader_addr_r " \
315                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
316                 "bootm $load_addr#$BOARD\0"     \
317         "sd_bootcmd=echo Trying load from SD ..;" \
318         "mmcinfo; mmc read $load_addr "         \
319         "$kernel_addr_sd $kernel_size_sd && "   \
320         "bootm $load_addr#$BOARD\0"
321 #elif defined(CONFIG_SD_BOOT)
322 #define CONFIG_EXTRA_ENV_SETTINGS               \
323         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
324         "loadaddr=0x90100000\0"                 \
325         "kernel_addr=0x800\0"                \
326         "ramdisk_addr=0x800000\0"               \
327         "ramdisk_size=0x2000000\0"              \
328         "fdt_high=0xa0000000\0"                 \
329         "initrd_high=0xffffffffffffffff\0"      \
330         "kernel_start=0x8000\0"              \
331         "kernel_load=0xa0000000\0"              \
332         "kernel_size=0x14000\0"               \
333         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"  \
334         "mmc read 0x80e00000 0x7000 0x800;" \
335         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
336         "mcmemsize=0x70000000 \0"
337 #else
338 #define CONFIG_EXTRA_ENV_SETTINGS               \
339         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
340         "loadaddr=0x80100000\0"                 \
341         "kernel_addr=0x100000\0"                \
342         "ramdisk_addr=0x800000\0"               \
343         "ramdisk_size=0x2000000\0"              \
344         "fdt_high=0xa0000000\0"                 \
345         "initrd_high=0xffffffffffffffff\0"      \
346         "kernel_start=0x581000000\0"            \
347         "kernel_load=0xa0000000\0"              \
348         "kernel_size=0x2800000\0"               \
349         "mcmemsize=0x40000000\0"                \
350         "mcinitcmd=fsl_mc start mc 0x580a00000" \
351         " 0x580e00000 \0"
352 #endif /* CONFIG_TFABOOT */
353 #endif /* CONFIG_NXP_ESBC */
354
355 #ifdef CONFIG_TFABOOT
356 #define BOOT_TARGET_DEVICES(func) \
357         func(USB, usb, 0) \
358         func(MMC, mmc, 0) \
359         func(SCSI, scsi, 0) \
360         func(DHCP, dhcp, na)
361 #include <config_distro_bootcmd.h>
362
363 #define SD_BOOTCOMMAND                                          \
364                         "env exists mcinitcmd && env exists secureboot "\
365                         "&& mmcinfo && mmc read $load_addr 0x3600 0x800 " \
366                         "&& esbc_validate $load_addr; "                 \
367                         "env exists mcinitcmd && run mcinitcmd "        \
368                         "&& mmc read 0x80d00000 0x6800 0x800 "          \
369                         "&& fsl_mc lazyapply dpl 0x80d00000; "          \
370                         "run distro_bootcmd;run sd_bootcmd; "           \
371                         "env exists secureboot && esbc_halt;"
372
373 #define IFC_NOR_BOOTCOMMAND                                             \
374                         "env exists mcinitcmd && env exists secureboot "\
375                         "&& esbc_validate 0x5806C0000; env exists mcinitcmd "\
376                         "&& fsl_mc lazyapply dpl 0x580d00000;"          \
377                         "run distro_bootcmd;run nor_bootcmd; "          \
378                         "env exists secureboot && esbc_halt;"
379 #endif
380
381 #if defined(CONFIG_FSL_MC_ENET)
382 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
383 #define SGMII_CARD_PORT2_PHY_ADDR 0x1d
384 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
385 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
386
387 #define XQSGMII_CARD_PHY1_PORT0_ADDR 0x0
388 #define XQSGMII_CARD_PHY1_PORT1_ADDR 0x1
389 #define XQSGMII_CARD_PHY1_PORT2_ADDR 0x2
390 #define XQSGMII_CARD_PHY1_PORT3_ADDR 0x3
391 #define XQSGMII_CARD_PHY2_PORT0_ADDR 0x4
392 #define XQSGMII_CARD_PHY2_PORT1_ADDR 0x5
393 #define XQSGMII_CARD_PHY2_PORT2_ADDR 0x6
394 #define XQSGMII_CARD_PHY2_PORT3_ADDR 0x7
395 #define XQSGMII_CARD_PHY3_PORT0_ADDR 0x8
396 #define XQSGMII_CARD_PHY3_PORT1_ADDR 0x9
397 #define XQSGMII_CARD_PHY3_PORT2_ADDR 0xa
398 #define XQSGMII_CARD_PHY3_PORT3_ADDR 0xb
399 #define XQSGMII_CARD_PHY4_PORT0_ADDR 0xc
400 #define XQSGMII_CARD_PHY4_PORT1_ADDR 0xd
401 #define XQSGMII_CARD_PHY4_PORT2_ADDR 0xe
402 #define XQSGMII_CARD_PHY4_PORT3_ADDR 0xf
403
404 #endif
405
406 #include <asm/fsl_secure_boot.h>
407
408 #endif /* __LS2_QDS_H */