14b2c9793bbda4476e66b79976124bdb14e91416
[platform/kernel/u-boot.git] / include / configs / ls1088ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2017, 2020-2021 NXP
4  */
5
6 #ifndef __LS1088A_RDB_H
7 #define __LS1088A_RDB_H
8
9 #include "ls1088a_common.h"
10
11 #if defined(CONFIG_TFABOOT) || \
12         defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
13 #define SYS_NO_FLASH
14 #endif
15
16 #define COUNTER_FREQUENCY_REAL          25000000        /* 25MHz */
17
18 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
19 #define SPD_EEPROM_ADDRESS      0x51
20
21
22 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
23 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
24 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
25 #define CONFIG_SYS_NOR_AMASK_EARLY      IFC_AMASK(64 * 1024 * 1024)
26
27 #define CONFIG_SYS_NOR0_CSPR                                    \
28         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS)             | \
29         CSPR_PORT_SIZE_16                                       | \
30         CSPR_MSEL_NOR                                           | \
31         CSPR_V)
32 #define CONFIG_SYS_NOR0_CSPR_EARLY                              \
33         (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY)       | \
34         CSPR_PORT_SIZE_16                                       | \
35         CSPR_MSEL_NOR                                           | \
36         CSPR_V)
37 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(6)
38 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x1) | \
39                                 FTIM0_NOR_TEADC(0x1) | \
40                                 FTIM0_NOR_TEAHC(0x1))
41 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x1) | \
42                                 FTIM1_NOR_TRAD_NOR(0x1))
43 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x0) | \
44                                 FTIM2_NOR_TCH(0x0) | \
45                                 FTIM2_NOR_TWP(0x1))
46 #define CONFIG_SYS_NOR_FTIM3    0x04000000
47 #define CONFIG_SYS_IFC_CCR      0x01000000
48
49 #ifndef SYS_NO_FLASH
50 #define CONFIG_SYS_FLASH_QUIET_TEST
51 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
52
53 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
54 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
55 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
56
57 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE }
58 #endif
59 #endif
60
61 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
62 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
63
64 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
65 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
66                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
67                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
68                                 | CSPR_V)
69 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
70
71 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
72                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
73                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
74                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
75                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
76                                 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
77                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
78
79 /* ONFI NAND Flash mode0 Timing Params */
80 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
81                                         FTIM0_NAND_TWP(0x18)   | \
82                                         FTIM0_NAND_TWCHT(0x07) | \
83                                         FTIM0_NAND_TWH(0x0a))
84 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
85                                         FTIM1_NAND_TWBE(0x39)  | \
86                                         FTIM1_NAND_TRR(0x0e)   | \
87                                         FTIM1_NAND_TRP(0x18))
88 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
89                                         FTIM2_NAND_TREH(0x0a) | \
90                                         FTIM2_NAND_TWHRE(0x1e))
91 #define CONFIG_SYS_NAND_FTIM3           0x0
92
93 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
94 #define CONFIG_SYS_MAX_NAND_DEVICE      1
95 #define CONFIG_MTD_NAND_VERIFY_WRITE
96
97 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
98 #define QIXIS_BRDCFG4_OFFSET            0x54
99 #define QIXIS_LBMAP_SWITCH              2
100 #define QIXIS_QMAP_MASK                 0xe0
101 #define QIXIS_QMAP_SHIFT                5
102 #define QIXIS_LBMAP_MASK                0x1f
103 #define QIXIS_LBMAP_SHIFT               5
104 #define QIXIS_LBMAP_DFLTBANK            0x00
105 #define QIXIS_LBMAP_ALTBANK             0x20
106 #define QIXIS_LBMAP_SD                  0x00
107 #define QIXIS_LBMAP_EMMC                0x00
108 #define QIXIS_LBMAP_SD_QSPI             0x00
109 #define QIXIS_LBMAP_QSPI                0x00
110 #define QIXIS_RCW_SRC_SD                0x40
111 #define QIXIS_RCW_SRC_EMMC              0x41
112 #define QIXIS_RCW_SRC_QSPI              0x62
113 #define QIXIS_RST_CTL_RESET             0x31
114 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
115 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
116 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
117 #define QIXIS_RST_FORCE_MEM             0x01
118
119 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
120 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
121                                         | CSPR_PORT_SIZE_8 \
122                                         | CSPR_MSEL_GPCM \
123                                         | CSPR_V)
124 #define SYS_FPGA_CSPR_FINAL     (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
125                                         | CSPR_PORT_SIZE_8 \
126                                         | CSPR_MSEL_GPCM \
127                                         | CSPR_V)
128
129 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64*1024)
130 #define CONFIG_SYS_FPGA_CSOR            CSOR_GPCM_ADM_SHIFT(0)
131 /* QIXIS Timing parameters*/
132 #define SYS_FPGA_CS_FTIM0       (FTIM0_GPCM_TACSE(0x0e) | \
133                                         FTIM0_GPCM_TEADC(0x0e) | \
134                                         FTIM0_GPCM_TEAHC(0x0e))
135 #define SYS_FPGA_CS_FTIM1       (FTIM1_GPCM_TACO(0xff) | \
136                                         FTIM1_GPCM_TRAD(0x3f))
137 #define SYS_FPGA_CS_FTIM2       (FTIM2_GPCM_TCS(0xf) | \
138                                         FTIM2_GPCM_TCH(0xf) | \
139                                         FTIM2_GPCM_TWP(0x3E))
140 #define SYS_FPGA_CS_FTIM3       0x0
141
142 #if defined(CONFIG_TFABOOT) || \
143         defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
144 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
145 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
146 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
147 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
148 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
149 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
150 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
151 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
152 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_FPGA_CSPR_EXT
153 #define CONFIG_SYS_CSPR2                CONFIG_SYS_FPGA_CSPR
154 #define CONFIG_SYS_CSPR2_FINAL          SYS_FPGA_CSPR_FINAL
155 #define CONFIG_SYS_AMASK2               CONFIG_SYS_FPGA_AMASK
156 #define CONFIG_SYS_CSOR2                CONFIG_SYS_FPGA_CSOR
157 #define CONFIG_SYS_CS2_FTIM0            SYS_FPGA_CS_FTIM0
158 #define CONFIG_SYS_CS2_FTIM1            SYS_FPGA_CS_FTIM1
159 #define CONFIG_SYS_CS2_FTIM2            SYS_FPGA_CS_FTIM2
160 #define CONFIG_SYS_CS2_FTIM3            SYS_FPGA_CS_FTIM3
161 #else
162 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
163 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR_EARLY
164 #define CONFIG_SYS_CSPR0_FINAL          CONFIG_SYS_NOR0_CSPR
165 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
166 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
167 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
168 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
169 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
170 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
171 #endif
172
173 #define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
174
175 #define I2C_MUX_CH_VOL_MONITOR         0xA
176 /* Voltage monitor on channel 2*/
177 #define I2C_VOL_MONITOR_ADDR           0x63
178 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
179 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
180 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
181 #define I2C_SVDD_MONITOR_ADDR           0x4F
182
183 /* The lowest and highest voltage allowed for LS1088ARDB */
184 #define VDD_MV_MIN                      819
185 #define VDD_MV_MAX                      1212
186
187 #define PWM_CHANNEL0                    0x0
188
189 /*
190  * I2C bus multiplexer
191  */
192 #define I2C_MUX_PCA_ADDR_PRI            0x77
193 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
194 #define I2C_RETIMER_ADDR                0x18
195 #define I2C_MUX_CH_DEFAULT              0x8
196 #define I2C_MUX_CH5                     0xD
197
198 #ifndef SPL_NO_RTC
199 /*
200 * RTC configuration
201 */
202 #define RTC
203 #define CONFIG_SYS_I2C_RTC_ADDR         0x51  /* Channel 3*/
204 #endif
205
206 /* EEPROM */
207 #define CONFIG_SYS_I2C_EEPROM_NXID
208 #define CONFIG_SYS_EEPROM_BUS_NUM               0
209
210 #define CONFIG_FSL_MEMAC
211
212 #ifndef SPL_NO_ENV
213 /* Initial environment variables */
214 #ifdef CONFIG_TFABOOT
215 #define QSPI_MC_INIT_CMD                                \
216         "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;"    \
217         "sf read 0x80e00000 0xE00000 0x100000;"                         \
218         "env exists secureboot && "                     \
219         "sf read 0x80640000 0x640000 0x40000 && "       \
220         "sf read 0x80680000 0x680000 0x40000 && "       \
221         "esbc_validate 0x80640000 && "                  \
222         "esbc_validate 0x80680000 ;"                    \
223         "fsl_mc start mc 0x80a00000 0x80e00000\0"
224 #define SD_MC_INIT_CMD                          \
225         "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"            \
226         "mmc read 0x80e00000 0x7000 0x800;"                             \
227         "env exists secureboot && "                     \
228         "mmc read 0x80640000 0x3200 0x20 && "           \
229         "mmc read 0x80680000 0x3400 0x20 && "           \
230         "esbc_validate 0x80640000 && "                  \
231         "esbc_validate 0x80680000 ;"                    \
232         "fsl_mc start mc 0x80a00000 0x80e00000\0"
233 #else
234 #if defined(CONFIG_QSPI_BOOT)
235 #define MC_INIT_CMD                             \
236         "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;"  \
237         "sf read 0x80e00000 0xE00000 0x100000;"                         \
238         "env exists secureboot && "                     \
239         "sf read 0x80640000 0x640000 0x40000 && "       \
240         "sf read 0x80680000 0x680000 0x40000 && "       \
241         "esbc_validate 0x80640000 && "                  \
242         "esbc_validate 0x80680000 ;"                    \
243         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
244         "mcmemsize=0x70000000\0"
245 #elif defined(CONFIG_SD_BOOT)
246 #define MC_INIT_CMD                             \
247         "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;"          \
248         "mmc read 0x80e00000 0x7000 0x800;"                             \
249         "env exists secureboot && "                     \
250         "mmc read 0x80640000 0x3200 0x20 && "           \
251         "mmc read 0x80680000 0x3400 0x20 && "           \
252         "esbc_validate 0x80640000 && "                  \
253         "esbc_validate 0x80680000 ;"                    \
254         "fsl_mc start mc 0x80a00000 0x80e00000\0"       \
255         "mcmemsize=0x70000000\0"
256 #endif
257 #endif /* CONFIG_TFABOOT */
258
259 #undef CONFIG_EXTRA_ENV_SETTINGS
260 #ifdef CONFIG_TFABOOT
261 #define CONFIG_EXTRA_ENV_SETTINGS               \
262         "BOARD=ls1088ardb\0"                    \
263         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
264         "ramdisk_addr=0x800000\0"               \
265         "ramdisk_size=0x2000000\0"              \
266         "fdt_high=0xa0000000\0"                 \
267         "initrd_high=0xffffffffffffffff\0"      \
268         "kernel_addr=0x1000000\0"               \
269         "kernel_addr_sd=0x8000\0"               \
270         "kernelhdr_addr_sd=0x3000\0"            \
271         "kernel_start=0x580100000\0"            \
272         "kernelheader_start=0x580600000\0"      \
273         "scriptaddr=0x80000000\0"               \
274         "scripthdraddr=0x80080000\0"            \
275         "fdtheader_addr_r=0x80100000\0"         \
276         "kernelheader_addr=0x600000\0"          \
277         "kernelheader_addr_r=0x80200000\0"      \
278         "kernel_addr_r=0x81000000\0"            \
279         "kernelheader_size=0x40000\0"           \
280         "fdt_addr_r=0x90000000\0"               \
281         "load_addr=0xa0000000\0"                \
282         "kernel_size=0x2800000\0"               \
283         "kernel_size_sd=0x14000\0"              \
284         "kernelhdr_size_sd=0x20\0"              \
285         QSPI_MC_INIT_CMD                        \
286         "mcmemsize=0x70000000\0"                \
287         BOOTENV                                 \
288         "boot_scripts=ls1088ardb_boot.scr\0"    \
289         "boot_script_hdr=hdr_ls1088ardb_bs.out\0"       \
290         "scan_dev_for_boot_part="               \
291                 "part list ${devtype} ${devnum} devplist; "     \
292                 "env exists devplist || setenv devplist 1; "    \
293                 "for distro_bootpart in ${devplist}; do "       \
294                         "if fstype ${devtype} "                 \
295                                 "${devnum}:${distro_bootpart} " \
296                                 "bootfstype; then "             \
297                                 "run scan_dev_for_boot; "       \
298                         "fi; "                                  \
299                 "done\0"                                        \
300         "boot_a_script="                                        \
301                 "load ${devtype} ${devnum}:${distro_bootpart} " \
302                 "${scriptaddr} ${prefix}${script}; "            \
303         "env exists secureboot && load ${devtype} "             \
304                 "${devnum}:${distro_bootpart} "                 \
305                 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
306                 "env exists secureboot "                        \
307                 "&& esbc_validate ${scripthdraddr};"            \
308                 "source ${scriptaddr}\0"                        \
309         "installer=load mmc 0:2 $load_addr "                    \
310                 "/flex_installer_arm64.itb; "                   \
311                 "env exists mcinitcmd && run mcinitcmd && "     \
312                 "mmc read 0x80001000 0x6800 0x800;"             \
313                 "fsl_mc lazyapply dpl 0x80001000;"                      \
314                 "bootm $load_addr#ls1088ardb\0"                 \
315         "qspi_bootcmd=echo Trying load from qspi..;"            \
316                 "sf probe && sf read $load_addr "               \
317                 "$kernel_addr $kernel_size ; env exists secureboot "    \
318                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
319                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
320                 "bootm $load_addr#$BOARD\0"                     \
321                 "sd_bootcmd=echo Trying load from sd card..;"           \
322                 "mmcinfo; mmc read $load_addr "                 \
323                 "$kernel_addr_sd $kernel_size_sd ;"             \
324                 "env exists secureboot && mmc read $kernelheader_addr_r "\
325                 "$kernelhdr_addr_sd $kernelhdr_size_sd "        \
326                 " && esbc_validate ${kernelheader_addr_r};"     \
327                 "bootm $load_addr#$BOARD\0"
328 #else
329 #define CONFIG_EXTRA_ENV_SETTINGS               \
330         "BOARD=ls1088ardb\0"                    \
331         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
332         "ramdisk_addr=0x800000\0"               \
333         "ramdisk_size=0x2000000\0"              \
334         "fdt_high=0xa0000000\0"                 \
335         "initrd_high=0xffffffffffffffff\0"      \
336         "kernel_addr=0x1000000\0"               \
337         "kernel_addr_sd=0x8000\0"               \
338         "kernelhdr_addr_sd=0x3000\0"            \
339         "kernel_start=0x580100000\0"            \
340         "kernelheader_start=0x580800000\0"      \
341         "scriptaddr=0x80000000\0"               \
342         "scripthdraddr=0x80080000\0"            \
343         "fdtheader_addr_r=0x80100000\0"         \
344         "kernelheader_addr=0x600000\0"          \
345         "kernelheader_addr_r=0x80200000\0"      \
346         "kernel_addr_r=0x81000000\0"            \
347         "kernelheader_size=0x40000\0"           \
348         "fdt_addr_r=0x90000000\0"               \
349         "load_addr=0xa0000000\0"                \
350         "kernel_size=0x2800000\0"               \
351         "kernel_size_sd=0x14000\0"              \
352         "kernelhdr_size_sd=0x20\0"              \
353         MC_INIT_CMD                             \
354         BOOTENV                                 \
355         "boot_scripts=ls1088ardb_boot.scr\0"    \
356         "boot_script_hdr=hdr_ls1088ardb_bs.out\0"       \
357         "scan_dev_for_boot_part="               \
358                 "part list ${devtype} ${devnum} devplist; "     \
359                 "env exists devplist || setenv devplist 1; "    \
360                 "for distro_bootpart in ${devplist}; do "       \
361                         "if fstype ${devtype} "                 \
362                                 "${devnum}:${distro_bootpart} " \
363                                 "bootfstype; then "             \
364                                 "run scan_dev_for_boot; "       \
365                         "fi; "                                  \
366                 "done\0"                                        \
367         "boot_a_script="                                        \
368                 "load ${devtype} ${devnum}:${distro_bootpart} " \
369                 "${scriptaddr} ${prefix}${script}; "            \
370         "env exists secureboot && load ${devtype} "             \
371                 "${devnum}:${distro_bootpart} "                 \
372                 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
373                 "&& esbc_validate ${scripthdraddr};"            \
374                 "source ${scriptaddr}\0"                        \
375         "installer=load mmc 0:2 $load_addr "                    \
376                 "/flex_installer_arm64.itb; "                   \
377                 "env exists mcinitcmd && run mcinitcmd && "     \
378                 "mmc read 0x80001000 0x6800 0x800;"             \
379                 "fsl_mc lazyapply dpl 0x80001000;"                      \
380                 "bootm $load_addr#ls1088ardb\0"                 \
381         "qspi_bootcmd=echo Trying load from qspi..;"            \
382                 "sf probe && sf read $load_addr "               \
383                 "$kernel_addr $kernel_size ; env exists secureboot "    \
384                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
385                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
386                 "bootm $load_addr#$BOARD\0"                     \
387                 "sd_bootcmd=echo Trying load from sd card..;"           \
388                 "mmcinfo; mmc read $load_addr "                 \
389                 "$kernel_addr_sd $kernel_size_sd ;"             \
390                 "env exists secureboot && mmc read $kernelheader_addr_r "\
391                 "$kernelhdr_addr_sd $kernelhdr_size_sd "        \
392                 " && esbc_validate ${kernelheader_addr_r};"     \
393                 "bootm $load_addr#$BOARD\0"
394 #endif /* CONFIG_TFABOOT */
395
396 #ifdef CONFIG_TFABOOT
397 #define QSPI_NOR_BOOTCOMMAND                                    \
398         "sf read 0x80001000 0xd00000 0x100000;"         \
399                 "env exists mcinitcmd && env exists secureboot "        \
400                 " && sf read 0x806C0000 0x6C0000 0x100000 "     \
401                 "&& esbc_validate 0x806C0000;env exists mcinitcmd "     \
402                 "&& fsl_mc lazyapply dpl 0x80001000;"           \
403                 "run distro_bootcmd;run qspi_bootcmd;"          \
404                 "env exists secureboot && esbc_halt;"
405 #define SD_BOOTCOMMAND                                          \
406                 "env exists mcinitcmd && mmcinfo; "             \
407                 "mmc read 0x80001000 0x6800 0x800; "            \
408                 "env exists mcinitcmd && env exists secureboot "        \
409                 " && mmc read 0x806C0000 0x3600 0x20 "          \
410                 "&& esbc_validate 0x806C0000;env exists mcinitcmd "     \
411                 "&& fsl_mc lazyapply dpl 0x80001000;"           \
412                 "run distro_bootcmd;run sd_bootcmd;"            \
413                 "env exists secureboot && esbc_halt;"
414 #else
415 #if defined(CONFIG_QSPI_BOOT)
416 /* Try to boot an on-QSPI kernel first, then do normal distro boot */
417
418 /* Try to boot an on-SD kernel first, then do normal distro boot */
419 #endif
420 #endif /* CONFIG_TFABOOT */
421
422 /* MAC/PHY configuration */
423 #ifdef CONFIG_FSL_MC_ENET
424 #define AQ_PHY_ADDR1                    0x00
425 #define AQR105_IRQ_MASK                 0x00000004
426
427 #define QSGMII1_PORT1_PHY_ADDR          0x0c
428 #define QSGMII1_PORT2_PHY_ADDR          0x0d
429 #define QSGMII1_PORT3_PHY_ADDR          0x0e
430 #define QSGMII1_PORT4_PHY_ADDR          0x0f
431 #define QSGMII2_PORT1_PHY_ADDR          0x1c
432 #define QSGMII2_PORT2_PHY_ADDR          0x1d
433 #define QSGMII2_PORT3_PHY_ADDR          0x1e
434 #define QSGMII2_PORT4_PHY_ADDR          0x1f
435 #endif
436 #endif
437
438 #ifndef SPL_NO_ENV
439
440 #define BOOT_TARGET_DEVICES(func) \
441         func(MMC, mmc, 0) \
442         func(USB, usb, 0) \
443         func(SCSI, scsi, 0) \
444         func(DHCP, dhcp, na)
445 #include <config_distro_bootcmd.h>
446 #endif
447
448 #include <asm/fsl_secure_boot.h>
449
450 #endif /* __LS1088A_RDB_H */