ff76e69456731e822a75a52c9641e73fb3f1c26c
[platform/kernel/u-boot.git] / include / configs / ls1046ardb.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2016 Freescale Semiconductor
4  * Copyright 2019 NXP
5  */
6
7 #ifndef __LS1046ARDB_H__
8 #define __LS1046ARDB_H__
9
10 #include "ls1046a_common.h"
11
12 #define CONFIG_LAYERSCAPE_NS_ACCESS
13
14 /* Physical Memory Map */
15
16 #define SPD_EEPROM_ADDRESS              0x51
17 #define CONFIG_SYS_SPD_BUS_NUM          0
18
19 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
20
21 #if defined(CONFIG_QSPI_BOOT)
22 #define CONFIG_SYS_UBOOT_BASE           0x40100000
23 #define CONFIG_SYS_SPL_ARGS_ADDR        0x90000000
24 #endif
25
26 #define CONFIG_SYS_NAND_BASE            0x7e800000
27 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
28
29 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
30 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
31                                 | CSPR_PORT_SIZE_8      \
32                                 | CSPR_MSEL_NAND        \
33                                 | CSPR_V)
34 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64 * 1024)
35 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
36                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
37                                 | CSOR_NAND_ECC_MODE_8  /* 8-bit ECC */ \
38                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
39                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
40                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
41                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
42
43 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
44                                         FTIM0_NAND_TWP(0x18)   | \
45                                         FTIM0_NAND_TWCHT(0x7) | \
46                                         FTIM0_NAND_TWH(0xa))
47 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
48                                         FTIM1_NAND_TWBE(0x39)  | \
49                                         FTIM1_NAND_TRR(0xe)   | \
50                                         FTIM1_NAND_TRP(0x18))
51 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
52                                         FTIM2_NAND_TREH(0xa) | \
53                                         FTIM2_NAND_TWHRE(0x1e))
54 #define CONFIG_SYS_NAND_FTIM3           0x0
55
56 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
57 #define CONFIG_SYS_MAX_NAND_DEVICE      1
58 #define CONFIG_MTD_NAND_VERIFY_WRITE
59
60 /*
61  * CPLD
62  */
63 #define CONFIG_SYS_CPLD_BASE            0x7fb00000
64 #define CPLD_BASE_PHYS                  CONFIG_SYS_CPLD_BASE
65
66 #define CONFIG_SYS_CPLD_CSPR_EXT        (0x0)
67 #define CONFIG_SYS_CPLD_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
68                                         CSPR_PORT_SIZE_8 | \
69                                         CSPR_MSEL_GPCM | \
70                                         CSPR_V)
71 #define CONFIG_SYS_CPLD_AMASK           IFC_AMASK(64 * 1024)
72 #define CONFIG_SYS_CPLD_CSOR            CSOR_NOR_ADM_SHIFT(16)
73
74 /* CPLD Timing parameters for IFC GPCM */
75 #define CONFIG_SYS_CPLD_FTIM0           (FTIM0_GPCM_TACSE(0x0e) | \
76                                         FTIM0_GPCM_TEADC(0x0e) | \
77                                         FTIM0_GPCM_TEAHC(0x0e))
78 #define CONFIG_SYS_CPLD_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
79                                         FTIM1_GPCM_TRAD(0x3f))
80 #define CONFIG_SYS_CPLD_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
81                                         FTIM2_GPCM_TCH(0xf) | \
82                                         FTIM2_GPCM_TWP(0x3E))
83 #define CONFIG_SYS_CPLD_FTIM3           0x0
84
85 /* IFC Timing Params */
86 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
87 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
88 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
89 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
90 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
91 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
92 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
93 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
94
95 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_CPLD_CSPR_EXT
96 #define CONFIG_SYS_CSPR2                CONFIG_SYS_CPLD_CSPR
97 #define CONFIG_SYS_AMASK2               CONFIG_SYS_CPLD_AMASK
98 #define CONFIG_SYS_CSOR2                CONFIG_SYS_CPLD_CSOR
99 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_CPLD_FTIM0
100 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_CPLD_FTIM1
101 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_CPLD_FTIM2
102 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_CPLD_FTIM3
103
104 /* EEPROM */
105 #define CONFIG_SYS_I2C_EEPROM_NXID
106 #define CONFIG_SYS_EEPROM_BUS_NUM               0
107 #define I2C_RETIMER_ADDR                        0x18
108
109 /* PMIC */
110
111 /*
112  * Environment
113  */
114 #define CONFIG_SYS_FSL_QSPI_BASE        0x40000000
115
116 #define AQR105_IRQ_MASK                 0x80000000
117 /* FMan */
118 #ifndef SPL_NO_FMAN
119 #ifdef CONFIG_SYS_DPAA_FMAN
120 #define RGMII_PHY1_ADDR                 0x1
121 #define RGMII_PHY2_ADDR                 0x2
122
123 #define SGMII_PHY1_ADDR                 0x3
124 #define SGMII_PHY2_ADDR                 0x4
125
126 #define FM1_10GEC1_PHY_ADDR             0x0
127
128 #define FDT_SEQ_MACADDR_FROM_ENV
129 #endif
130
131 #endif
132
133 #ifndef SPL_NO_MISC
134 #ifdef CONFIG_TFABOOT
135 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "   \
136                            "env exists secureboot && esbc_halt;;"
137 #define SD_BOOTCOMMAND "run distro_bootcmd;run sd_bootcmd; "    \
138                            "env exists secureboot && esbc_halt;"
139 #endif
140 #endif
141
142 #include <asm/fsl_secure_boot.h>
143
144 #endif /* __LS1046ARDB_H__ */