Merge tag 'u-boot-at91-2022.04-a' of https://source.denx.de/u-boot/custodians/u-boot...
[platform/kernel/u-boot.git] / include / configs / ls1046aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2016 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __LS1046AQDS_H__
7 #define __LS1046AQDS_H__
8
9 #include "ls1046a_common.h"
10
11 #ifndef __ASSEMBLY__
12 unsigned long get_board_sys_clk(void);
13 #endif
14
15 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
16
17 #define CONFIG_LAYERSCAPE_NS_ACCESS
18
19 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
20 /* Physical Memory Map */
21 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
22
23 #define SPD_EEPROM_ADDRESS              0x51
24 #define CONFIG_SYS_SPD_BUS_NUM          0
25
26 #ifdef CONFIG_DDR_ECC
27 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
28 #endif
29
30 #ifdef CONFIG_SYS_DPAA_FMAN
31 #define RGMII_PHY1_ADDR         0x1
32 #define RGMII_PHY2_ADDR         0x2
33 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
34 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
35 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
36 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
37 /* PHY address on QSGMII riser card on slot 2 */
38 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
39 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
40 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
41 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
42 #endif
43
44 /* IFC */
45 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
46 #define CONFIG_FSL_IFC
47 /*
48  * CONFIG_SYS_FLASH_BASE has the final address (core view)
49  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
50  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
51  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
52  */
53 #define CONFIG_SYS_FLASH_BASE                   0x60000000
54 #define CONFIG_SYS_FLASH_BASE_PHYS              CONFIG_SYS_FLASH_BASE
55 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY        0x00000000
56
57 #ifdef CONFIG_MTD_NOR_FLASH
58 #define CONFIG_SYS_FLASH_QUIET_TEST
59 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
60 #endif
61 #endif
62
63 /* LPUART */
64 #ifdef CONFIG_LPUART
65 #define CONFIG_LPUART_32B_REG
66 #define CFG_UART_MUX_MASK       0x6
67 #define CFG_UART_MUX_SHIFT      1
68 #define CFG_LPUART_EN           0x2
69 #endif
70
71 /* EEPROM */
72 #define CONFIG_SYS_I2C_EEPROM_NXID
73 #define CONFIG_SYS_EEPROM_BUS_NUM               0
74
75 /*
76  * IFC Definitions
77  */
78 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
79 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
80 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
81                                 CSPR_PORT_SIZE_16 | \
82                                 CSPR_MSEL_NOR | \
83                                 CSPR_V)
84 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
85 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
86                                 + 0x8000000) | \
87                                 CSPR_PORT_SIZE_16 | \
88                                 CSPR_MSEL_NOR | \
89                                 CSPR_V)
90 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
91
92 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
93                                         CSOR_NOR_TRHZ_80)
94 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
95                                         FTIM0_NOR_TEADC(0x5) | \
96                                         FTIM0_NOR_TAVDS(0x6) | \
97                                         FTIM0_NOR_TEAHC(0x5))
98 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
99                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
100                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
101 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x8) | \
102                                         FTIM2_NOR_TCH(0x8) | \
103                                         FTIM2_NOR_TWPH(0xe) | \
104                                         FTIM2_NOR_TWP(0x1c))
105 #define CONFIG_SYS_NOR_FTIM3            0
106
107 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
108 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
109 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
110 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
111
112 #define CONFIG_SYS_FLASH_EMPTY_INFO
113 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
114                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
115
116 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
117 #define CONFIG_SYS_WRITE_SWAPPED_DATA
118
119 /*
120  * NAND Flash Definitions
121  */
122
123 #define CONFIG_SYS_NAND_BASE            0x7e800000
124 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
125
126 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
127
128 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
129                                 | CSPR_PORT_SIZE_8      \
130                                 | CSPR_MSEL_NAND        \
131                                 | CSPR_V)
132 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
133 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
134                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
135                                 | CSOR_NAND_ECC_MODE_8  /* 8-bit ECC */ \
136                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
137                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
138                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
139                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
140
141 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
142                                         FTIM0_NAND_TWP(0x18)   | \
143                                         FTIM0_NAND_TWCHT(0x7) | \
144                                         FTIM0_NAND_TWH(0xa))
145 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
146                                         FTIM1_NAND_TWBE(0x39)  | \
147                                         FTIM1_NAND_TRR(0xe)   | \
148                                         FTIM1_NAND_TRP(0x18))
149 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
150                                         FTIM2_NAND_TREH(0xa) | \
151                                         FTIM2_NAND_TWHRE(0x1e))
152 #define CONFIG_SYS_NAND_FTIM3           0x0
153
154 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
155 #define CONFIG_SYS_MAX_NAND_DEVICE      1
156 #define CONFIG_MTD_NAND_VERIFY_WRITE
157 #endif
158
159 #ifdef CONFIG_NAND_BOOT
160 #define CONFIG_SPL_PAD_TO               0x40000         /* block aligned */
161 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
162 #endif
163
164 #if defined(CONFIG_TFABOOT) || \
165         defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
166 #define CONFIG_QIXIS_I2C_ACCESS
167 #endif
168
169 /*
170  * QIXIS Definitions
171  */
172 #define CONFIG_FSL_QIXIS
173
174 #ifdef CONFIG_FSL_QIXIS
175 #define QIXIS_BASE                      0x7fb00000
176 #define QIXIS_BASE_PHYS                 QIXIS_BASE
177 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
178 #define QIXIS_LBMAP_SWITCH              6
179 #define QIXIS_LBMAP_MASK                0x0f
180 #define QIXIS_LBMAP_SHIFT               0
181 #define QIXIS_LBMAP_DFLTBANK            0x00
182 #define QIXIS_LBMAP_ALTBANK             0x04
183 #define QIXIS_LBMAP_NAND                0x09
184 #define QIXIS_LBMAP_SD                  0x00
185 #define QIXIS_LBMAP_SD_QSPI             0xff
186 #define QIXIS_LBMAP_QSPI                0xff
187 #define QIXIS_RCW_SRC_NAND              0x110
188 #define QIXIS_RCW_SRC_SD                0x040
189 #define QIXIS_RCW_SRC_QSPI              0x045
190 #define QIXIS_RST_CTL_RESET             0x41
191 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
192 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
193 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
194
195 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
196 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
197                                         CSPR_PORT_SIZE_8 | \
198                                         CSPR_MSEL_GPCM | \
199                                         CSPR_V)
200 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
201 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
202                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
203                                         CSOR_NOR_TRHZ_80)
204
205 /*
206  * QIXIS Timing parameters for IFC GPCM
207  */
208 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xc) | \
209                                         FTIM0_GPCM_TEADC(0x20) | \
210                                         FTIM0_GPCM_TEAHC(0x10))
211 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0x50) | \
212                                         FTIM1_GPCM_TRAD(0x1f))
213 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0x8) | \
214                                         FTIM2_GPCM_TCH(0x8) | \
215                                         FTIM2_GPCM_TWP(0xf0))
216 #define CONFIG_SYS_FPGA_FTIM3           0x0
217 #endif
218
219 #ifdef CONFIG_TFABOOT
220 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
221 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
222 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
223 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
224 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
225 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
226 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
227 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
228 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
229 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
230 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
231 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
232 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
233 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
234 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
235 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
236 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
237 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
238 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
239 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
240 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
241 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
242 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
243 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
244 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
245 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
246 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
247 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
248 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
249 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
250 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
251 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
252 #else
253 #ifdef CONFIG_NAND_BOOT
254 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
255 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
256 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
257 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
258 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
259 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
260 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
261 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
262 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
263 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
264 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
265 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
266 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
267 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
268 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
269 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
270 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
271 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
272 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
273 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
274 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
275 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
276 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
277 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
278 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
279 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
280 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
281 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
282 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
283 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
284 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
285 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
286 #else
287 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
288 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
289 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
290 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
291 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
292 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
293 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
294 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
295 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
296 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
297 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
298 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
299 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
300 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
301 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
302 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
303 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
304 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
305 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
306 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
307 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
308 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
309 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
310 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
311 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
312 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
313 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
314 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
315 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
316 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
317 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
318 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
319 #endif
320 #endif
321
322 /*
323  * I2C bus multiplexer
324  */
325 #define I2C_MUX_PCA_ADDR_PRI            0x77
326 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
327 #define I2C_RETIMER_ADDR                0x18
328 #define I2C_MUX_CH_DEFAULT              0x8
329 #define I2C_MUX_CH_CH7301               0xC
330 #define I2C_MUX_CH5                     0xD
331 #define I2C_MUX_CH6                     0xE
332 #define I2C_MUX_CH7                     0xF
333
334 #define I2C_MUX_CH_VOL_MONITOR 0xa
335
336 /* Voltage monitor on channel 2*/
337 #define I2C_VOL_MONITOR_ADDR           0x40
338 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
339 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
340 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
341
342 #define CONFIG_VID_FLS_ENV              "ls1046aqds_vdd_mv"
343 #ifndef CONFIG_SPL_BUILD
344 #define CONFIG_VID
345 #endif
346 #define CONFIG_VOL_MONITOR_IR36021_SET
347 #define CONFIG_VOL_MONITOR_INA220
348 /* The lowest and highest voltage allowed for LS1046AQDS */
349 #define VDD_MV_MIN                      819
350 #define VDD_MV_MAX                      1212
351
352 /*
353  * Miscellaneous configurable options
354  */
355
356 #define CONFIG_SYS_INIT_SP_OFFSET \
357         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
358
359 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
360
361 /*
362  * Environment
363  */
364
365 #ifdef CONFIG_TFABOOT
366 #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; "   \
367                            "env exists secureboot && esbc_halt;;"
368 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd"      \
369                            "env exists secureboot && esbc_halt;;"
370 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "     \
371                            "env exists secureboot && esbc_halt;;"
372 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "   \
373                            "env exists secureboot && esbc_halt;;"
374 #endif
375
376 #include <asm/fsl_secure_boot.h>
377
378 #endif /* __LS1046AQDS_H__ */