98b00edb75c28b2a8d77e1e8ccef2babdcc8eab9
[platform/kernel/u-boot.git] / include / configs / ls1046a_common.h
1 /*
2  * Copyright 2016 Freescale Semiconductor
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __LS1046A_COMMON_H
8 #define __LS1046A_COMMON_H
9
10 /* SPL build */
11 #ifdef CONFIG_SPL_BUILD
12 #define SPL_NO_QBMAN
13 #define SPL_NO_FMAN
14 #define SPL_NO_ENV
15 #define SPL_NO_MISC
16 #define SPL_NO_QSPI
17 #define SPL_NO_USB
18 #define SPL_NO_SATA
19 #endif
20 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
21 #define SPL_NO_MMC
22 #endif
23 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT))
24 #define SPL_NO_IFC
25 #endif
26
27 #define CONFIG_REMAKE_ELF
28 #define CONFIG_FSL_LAYERSCAPE
29 #define CONFIG_MP
30 #define CONFIG_GICV2
31
32 #include <asm/arch/config.h>
33 #include <asm/arch/stream_id_lsch2.h>
34
35 /* Link Definitions */
36 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
37
38 #define CONFIG_SUPPORT_RAW_INITRD
39
40 #define CONFIG_SKIP_LOWLEVEL_INIT
41
42 #define CONFIG_VERY_BIG_RAM
43 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000
44 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY       0
45 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
46 #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
47
48 #define CPU_RELEASE_ADDR               secondary_boot_func
49
50 /* Generic Timer Definitions */
51 #define COUNTER_FREQUENCY               25000000        /* 25MHz */
52
53 /* Size of malloc() pool */
54 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 1024 * 1024)
55
56 /* Serial Port */
57 #define CONFIG_CONS_INDEX               1
58 #define CONFIG_SYS_NS16550_SERIAL
59 #define CONFIG_SYS_NS16550_REG_SIZE     1
60 #define CONFIG_SYS_NS16550_CLK          (get_serial_clock())
61
62 #define CONFIG_SYS_BAUDRATE_TABLE       { 9600, 19200, 38400, 57600, 115200 }
63
64 /* SD boot SPL */
65 #ifdef CONFIG_SD_BOOT
66 #define CONFIG_SPL_FRAMEWORK
67 #define CONFIG_SPL_LDSCRIPT             "arch/arm/cpu/armv8/u-boot-spl.lds"
68 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
69 #define CONFIG_SPL_LIBCOMMON_SUPPORT
70 #define CONFIG_SPL_LIBGENERIC_SUPPORT
71 #define CONFIG_SPL_ENV_SUPPORT
72 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
73 #define CONFIG_SPL_WATCHDOG_SUPPORT
74 #define CONFIG_SPL_I2C_SUPPORT
75 #define CONFIG_SPL_SERIAL_SUPPORT
76 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
77
78 #define CONFIG_SPL_MMC_SUPPORT
79 #define CONFIG_SPL_TEXT_BASE            0x10000000
80 #define CONFIG_SPL_MAX_SIZE             0x1f000         /* 124 KiB */
81 #define CONFIG_SPL_STACK                0x10020000
82 #define CONFIG_SPL_PAD_TO               0x21000         /* 132 KiB */
83 #define CONFIG_SPL_BSS_START_ADDR       0x8f000000
84 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
85 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR + \
86                                         CONFIG_SPL_BSS_MAX_SIZE)
87 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
88
89 #ifdef CONFIG_SECURE_BOOT
90 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
91 /*
92  * HDR would be appended at end of image and copied to DDR along
93  * with U-Boot image. Here u-boot max. size is 512K. So if binary
94  * size increases then increase this size in case of secure boot as
95  * it uses raw u-boot image instead of fit image.
96  */
97 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
98 #else
99 #define CONFIG_SYS_MONITOR_LEN          0x100000
100 #endif /* ifdef CONFIG_SECURE_BOOT */
101 #endif
102
103 /* NAND SPL */
104 #ifdef CONFIG_NAND_BOOT
105 #define CONFIG_SPL_PBL_PAD
106 #define CONFIG_SPL_FRAMEWORK
107 #define CONFIG_SPL_LDSCRIPT             "arch/arm/cpu/armv8/u-boot-spl.lds"
108 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
109 #define CONFIG_SPL_LIBCOMMON_SUPPORT
110 #define CONFIG_SPL_LIBGENERIC_SUPPORT
111 #define CONFIG_SPL_ENV_SUPPORT
112 #define CONFIG_SPL_WATCHDOG_SUPPORT
113 #define CONFIG_SPL_I2C_SUPPORT
114 #define CONFIG_SPL_SERIAL_SUPPORT
115 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
116
117 #define CONFIG_SPL_NAND_SUPPORT
118 #define CONFIG_SPL_DRIVERS_MISC_SUPPORT
119 #define CONFIG_SPL_TEXT_BASE            0x10000000
120 #define CONFIG_SPL_MAX_SIZE             0x17000         /* 90 KiB */
121 #define CONFIG_SPL_STACK                0x1001f000
122 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
123 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
124
125 #define CONFIG_SPL_BSS_START_ADDR       0x8f000000
126 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
127 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR + \
128                                         CONFIG_SPL_BSS_MAX_SIZE)
129 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
130 #define CONFIG_SYS_MONITOR_LEN          0xa0000
131 #endif
132
133 /* I2C */
134 #define CONFIG_SYS_I2C
135 #define CONFIG_SYS_I2C_MXC
136 #define CONFIG_SYS_I2C_MXC_I2C1
137 #define CONFIG_SYS_I2C_MXC_I2C2
138 #define CONFIG_SYS_I2C_MXC_I2C3
139 #define CONFIG_SYS_I2C_MXC_I2C4
140
141 /* Command line configuration */
142
143 /* MMC */
144 #ifndef SPL_NO_MMC
145 #ifdef CONFIG_MMC
146 #define CONFIG_FSL_ESDHC
147 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
148 #endif
149 #endif
150
151 #ifndef SPL_NO_QBMAN
152 #define CONFIG_SYS_DPAA_QBMAN           /* Support Q/Bman */
153 #endif
154
155 /* FMan ucode */
156 #ifndef SPL_NO_FMAN
157 #define CONFIG_SYS_DPAA_FMAN
158 #ifdef CONFIG_SYS_DPAA_FMAN
159 #define CONFIG_SYS_FM_MURAM_SIZE        0x60000
160 #endif
161
162 #ifdef CONFIG_SD_BOOT
163 /*
164  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
165  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
166  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
167  */
168 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
169 #define CONFIG_SYS_FMAN_FW_ADDR         (512 * 0x820)
170 #elif defined(CONFIG_QSPI_BOOT)
171 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
172 #define CONFIG_SYS_FMAN_FW_ADDR         0x40300000
173 #define CONFIG_ENV_SPI_BUS              0
174 #define CONFIG_ENV_SPI_CS               0
175 #define CONFIG_ENV_SPI_MAX_HZ           1000000
176 #define CONFIG_ENV_SPI_MODE             0x03
177 #elif defined(CONFIG_NAND_BOOT)
178 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
179 #define CONFIG_SYS_FMAN_FW_ADDR         (6 * CONFIG_SYS_NAND_BLOCK_SIZE)
180 #else
181 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
182 #define CONFIG_SYS_FMAN_FW_ADDR         0x60300000
183 #endif
184 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
185 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
186 #endif
187
188 /* Miscellaneous configurable options */
189 #define CONFIG_SYS_LOAD_ADDR    (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
190
191 #define CONFIG_HWCONFIG
192 #define HWCONFIG_BUFFER_SIZE            128
193
194 #ifndef SPL_NO_MISC
195 /* Initial environment variables */
196 #define CONFIG_EXTRA_ENV_SETTINGS               \
197         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
198         "loadaddr=0x80100000\0"                 \
199         "ramdisk_addr=0x800000\0"               \
200         "ramdisk_size=0x2000000\0"              \
201         "fdt_high=0xffffffffffffffff\0"         \
202         "initrd_high=0xffffffffffffffff\0"      \
203         "kernel_start=0x1000000\0"              \
204         "kernel_load=0xa0000000\0"              \
205         "kernel_size=0x2800000\0"               \
206         "console=ttyS0,115200\0"                \
207                 MTDPARTS_DEFAULT "\0"
208
209 #define CONFIG_BOOTARGS                 "console=ttyS0,115200 root=/dev/ram0 " \
210                                         "earlycon=uart8250,mmio,0x21c0500 " \
211                                         MTDPARTS_DEFAULT
212 #endif
213
214 /* Monitor Command Prompt */
215 #define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
216 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
217                                         sizeof(CONFIG_SYS_PROMPT) + 16)
218 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE /* Boot args buffer */
219 #define CONFIG_SYS_LONGHELP
220
221 #ifndef SPL_NO_MISC
222 #define CONFIG_CMDLINE_EDITING          1
223 #endif
224
225 #define CONFIG_AUTO_COMPLETE
226 #define CONFIG_SYS_MAXARGS              64      /* max command args */
227
228 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
229
230 /* Hash command with SHA acceleration supported in hardware */
231 #ifdef CONFIG_FSL_CAAM
232 #define CONFIG_CMD_HASH
233 #endif
234
235 #endif /* __LS1046A_COMMON_H */