arm: Disable ATAGs support
[platform/kernel/u-boot.git] / include / configs / ls1043aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2015 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __LS1043AQDS_H__
7 #define __LS1043AQDS_H__
8
9 #include "ls1043a_common.h"
10
11 #ifndef __ASSEMBLY__
12 unsigned long get_board_sys_clk(void);
13 #endif
14
15 #define CONFIG_SYS_CLK_FREQ             get_board_sys_clk()
16
17 #define CONFIG_LAYERSCAPE_NS_ACCESS
18
19 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
20 /* Physical Memory Map */
21 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
22
23 #define SPD_EEPROM_ADDRESS              0x51
24 #define CONFIG_SYS_SPD_BUS_NUM          0
25
26 #ifdef CONFIG_DDR_ECC
27 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
28 #endif
29
30 #ifdef CONFIG_SYS_DPAA_FMAN
31 #define RGMII_PHY1_ADDR         0x1
32 #define RGMII_PHY2_ADDR         0x2
33 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
34 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
35 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
36 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
37 /* PHY address on QSGMII riser card on slot 1 */
38 #define QSGMII_CARD_PORT1_PHY_ADDR_S1 0x4
39 #define QSGMII_CARD_PORT2_PHY_ADDR_S1 0x5
40 #define QSGMII_CARD_PORT3_PHY_ADDR_S1 0x6
41 #define QSGMII_CARD_PORT4_PHY_ADDR_S1 0x7
42 /* PHY address on QSGMII riser card on slot 2 */
43 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
44 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
45 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
46 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
47 #endif
48
49 /* LPUART */
50 #ifdef CONFIG_LPUART
51 #define CONFIG_LPUART_32B_REG
52 #endif
53
54 /* SATA */
55 #define CONFIG_SCSI_AHCI_PLAT
56
57 /* EEPROM */
58 #define CONFIG_SYS_I2C_EEPROM_NXID
59 #define CONFIG_SYS_EEPROM_BUS_NUM               0
60
61 #define CONFIG_SYS_SATA                         AHCI_BASE_ADDR
62
63 #define CONFIG_SYS_SCSI_MAX_SCSI_ID             1
64 #define CONFIG_SYS_SCSI_MAX_LUN                 1
65 #define CONFIG_SYS_SCSI_MAX_DEVICE              (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
66                                                 CONFIG_SYS_SCSI_MAX_LUN)
67
68 /*
69  * IFC Definitions
70  */
71 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
72 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
73 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
74                                 CSPR_PORT_SIZE_16 | \
75                                 CSPR_MSEL_NOR | \
76                                 CSPR_V)
77 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
78 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
79                                 + 0x8000000) | \
80                                 CSPR_PORT_SIZE_16 | \
81                                 CSPR_MSEL_NOR | \
82                                 CSPR_V)
83 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
84
85 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
86                                         CSOR_NOR_TRHZ_80)
87 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
88                                         FTIM0_NOR_TEADC(0x5) | \
89                                         FTIM0_NOR_TEAHC(0x5))
90 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
91                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
92                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
93 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
94                                         FTIM2_NOR_TCH(0x4) | \
95                                         FTIM2_NOR_TWPH(0xe) | \
96                                         FTIM2_NOR_TWP(0x1c))
97 #define CONFIG_SYS_NOR_FTIM3            0
98
99 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
100 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
101 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
102 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
103
104 #define CONFIG_SYS_FLASH_EMPTY_INFO
105 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
106                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
107
108 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
109 #define CONFIG_SYS_WRITE_SWAPPED_DATA
110
111 /*
112  * NAND Flash Definitions
113  */
114 #define CONFIG_NAND_FSL_IFC
115
116 #define CONFIG_SYS_NAND_BASE            0x7e800000
117 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
118
119 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
120
121 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
122                                 | CSPR_PORT_SIZE_8      \
123                                 | CSPR_MSEL_NAND        \
124                                 | CSPR_V)
125 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
126 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
127                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
128                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
129                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
130                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
131                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
132                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
133
134 #define CONFIG_SYS_NAND_ONFI_DETECTION
135
136 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
137                                         FTIM0_NAND_TWP(0x18)   | \
138                                         FTIM0_NAND_TWCHT(0x7) | \
139                                         FTIM0_NAND_TWH(0xa))
140 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
141                                         FTIM1_NAND_TWBE(0x39)  | \
142                                         FTIM1_NAND_TRR(0xe)   | \
143                                         FTIM1_NAND_TRP(0x18))
144 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
145                                         FTIM2_NAND_TREH(0xa) | \
146                                         FTIM2_NAND_TWHRE(0x1e))
147 #define CONFIG_SYS_NAND_FTIM3           0x0
148
149 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
150 #define CONFIG_SYS_MAX_NAND_DEVICE      1
151 #define CONFIG_MTD_NAND_VERIFY_WRITE
152
153 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
154 #endif
155
156 #ifdef CONFIG_NAND_BOOT
157 #define CONFIG_SPL_PAD_TO               0x20000         /* block aligned */
158 #define CONFIG_SYS_NAND_U_BOOT_OFFS     CONFIG_SPL_PAD_TO
159 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (640 << 10)
160 #endif
161
162 #if defined(CONFIG_TFABOOT) || \
163         defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
164 #define CONFIG_QIXIS_I2C_ACCESS
165 #endif
166
167 /*
168  * QIXIS Definitions
169  */
170 #define CONFIG_FSL_QIXIS
171
172 #ifdef CONFIG_FSL_QIXIS
173 #define QIXIS_BASE                      0x7fb00000
174 #define QIXIS_BASE_PHYS                 QIXIS_BASE
175 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
176 #define QIXIS_LBMAP_SWITCH              6
177 #define QIXIS_LBMAP_MASK                0x0f
178 #define QIXIS_LBMAP_SHIFT               0
179 #define QIXIS_LBMAP_DFLTBANK            0x00
180 #define QIXIS_LBMAP_ALTBANK             0x04
181 #define QIXIS_LBMAP_NAND                0x09
182 #define QIXIS_LBMAP_SD                  0x00
183 #define QIXIS_LBMAP_SD_QSPI             0xff
184 #define QIXIS_LBMAP_QSPI                0xff
185 #define QIXIS_RCW_SRC_NAND              0x106
186 #define QIXIS_RCW_SRC_SD                0x040
187 #define QIXIS_RCW_SRC_QSPI              0x045
188 #define QIXIS_RST_CTL_RESET             0x41
189 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
190 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
191 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
192
193 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
194 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
195                                         CSPR_PORT_SIZE_8 | \
196                                         CSPR_MSEL_GPCM | \
197                                         CSPR_V)
198 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
199 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
200                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
201                                         CSOR_NOR_TRHZ_80)
202
203 /*
204  * QIXIS Timing parameters for IFC GPCM
205  */
206 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xc) | \
207                                         FTIM0_GPCM_TEADC(0x20) | \
208                                         FTIM0_GPCM_TEAHC(0x10))
209 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0x50) | \
210                                         FTIM1_GPCM_TRAD(0x1f))
211 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0x8) | \
212                                         FTIM2_GPCM_TCH(0x8) | \
213                                         FTIM2_GPCM_TWP(0xf0))
214 #define CONFIG_SYS_FPGA_FTIM3           0x0
215 #endif
216
217 #ifdef CONFIG_TFABOOT
218 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
219 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
220 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
221 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
222 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
223 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
224 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
225 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
226 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
227 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
228 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
229 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
230 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
231 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
232 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
233 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
234 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
235 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
236 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
237 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
238 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
239 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
240 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
241 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
242 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
243 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
244 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
245 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
246 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
247 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
248 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
249 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
250 #else
251 #ifdef CONFIG_NAND_BOOT
252 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
253 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
254 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
255 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
256 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
257 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
258 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
259 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
260 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
261 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
262 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
263 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
264 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
265 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
266 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
267 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
268 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
269 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
270 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
271 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
272 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
273 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
274 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
275 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
276 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
277 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
278 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
279 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
280 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
281 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
282 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
283 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
284 #else
285 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
286 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
287 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
288 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
289 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
290 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
291 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
292 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
293 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
294 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
295 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
296 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
297 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
298 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
299 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
300 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
301 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
302 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
303 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
304 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
305 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
306 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
307 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
308 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
309 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
310 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
311 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
312 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
313 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
314 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
315 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
316 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
317 #endif
318 #endif
319
320 /*
321  * I2C bus multiplexer
322  */
323 #define I2C_MUX_PCA_ADDR_PRI            0x77
324 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
325 #define I2C_RETIMER_ADDR                0x18
326 #define I2C_MUX_CH_DEFAULT              0x8
327 #define I2C_MUX_CH_CH7301               0xC
328 #define I2C_MUX_CH5                     0xD
329 #define I2C_MUX_CH7                     0xF
330
331 #define I2C_MUX_CH_VOL_MONITOR 0xa
332
333 /* Voltage monitor on channel 2*/
334 #define I2C_VOL_MONITOR_ADDR           0x40
335 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
336 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
337 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
338
339 #define CONFIG_VID_FLS_ENV              "ls1043aqds_vdd_mv"
340 #ifndef CONFIG_SPL_BUILD
341 #define CONFIG_VID
342 #endif
343 #define CONFIG_VOL_MONITOR_IR36021_SET
344 #define CONFIG_VOL_MONITOR_INA220
345 /* The lowest and highest voltage allowed for LS1043AQDS */
346 #define VDD_MV_MIN                      819
347 #define VDD_MV_MAX                      1212
348
349 /*
350  * Miscellaneous configurable options
351  */
352
353 #define CONFIG_SYS_HZ                   1000
354
355 #define CONFIG_SYS_INIT_SP_OFFSET \
356         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
357
358 #ifdef CONFIG_SPL_BUILD
359 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
360 #else
361 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
362 #endif
363
364 /*
365  * Environment
366  */
367
368 #include <asm/fsl_secure_boot.h>
369
370 #endif /* __LS1043AQDS_H__ */