083e2e65605dd7e3ba380f9691c7082af16cc849
[platform/kernel/u-boot.git] / include / configs / ls1043aqds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2015 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __LS1043AQDS_H__
7 #define __LS1043AQDS_H__
8
9 #include "ls1043a_common.h"
10
11 #define CONFIG_LAYERSCAPE_NS_ACCESS
12
13 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
14 /* Physical Memory Map */
15 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
16
17 #define SPD_EEPROM_ADDRESS              0x51
18 #define CONFIG_SYS_SPD_BUS_NUM          0
19
20 #ifdef CONFIG_DDR_ECC
21 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
22 #endif
23
24 #ifdef CONFIG_SYS_DPAA_FMAN
25 #define RGMII_PHY1_ADDR         0x1
26 #define RGMII_PHY2_ADDR         0x2
27 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
28 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
29 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
30 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
31 /* PHY address on QSGMII riser card on slot 1 */
32 #define QSGMII_CARD_PORT1_PHY_ADDR_S1 0x4
33 #define QSGMII_CARD_PORT2_PHY_ADDR_S1 0x5
34 #define QSGMII_CARD_PORT3_PHY_ADDR_S1 0x6
35 #define QSGMII_CARD_PORT4_PHY_ADDR_S1 0x7
36 /* PHY address on QSGMII riser card on slot 2 */
37 #define QSGMII_CARD_PORT1_PHY_ADDR_S2 0x8
38 #define QSGMII_CARD_PORT2_PHY_ADDR_S2 0x9
39 #define QSGMII_CARD_PORT3_PHY_ADDR_S2 0xA
40 #define QSGMII_CARD_PORT4_PHY_ADDR_S2 0xB
41 #endif
42
43 /* LPUART */
44 #ifdef CONFIG_LPUART
45 #define CONFIG_LPUART_32B_REG
46 #endif
47
48 /* SATA */
49 #define CONFIG_SCSI_AHCI_PLAT
50
51 /* EEPROM */
52 #define CONFIG_SYS_I2C_EEPROM_NXID
53 #define CONFIG_SYS_EEPROM_BUS_NUM               0
54
55 #define CONFIG_SYS_SATA                         AHCI_BASE_ADDR
56
57 #define CONFIG_SYS_SCSI_MAX_SCSI_ID             1
58 #define CONFIG_SYS_SCSI_MAX_LUN                 1
59
60 /*
61  * IFC Definitions
62  */
63 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
64 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
65 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
66                                 CSPR_PORT_SIZE_16 | \
67                                 CSPR_MSEL_NOR | \
68                                 CSPR_V)
69 #define CONFIG_SYS_NOR1_CSPR_EXT        (0x0)
70 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
71                                 + 0x8000000) | \
72                                 CSPR_PORT_SIZE_16 | \
73                                 CSPR_MSEL_NOR | \
74                                 CSPR_V)
75 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
76
77 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
78                                         CSOR_NOR_TRHZ_80)
79 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
80                                         FTIM0_NOR_TEADC(0x5) | \
81                                         FTIM0_NOR_TEAHC(0x5))
82 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
83                                         FTIM1_NOR_TRAD_NOR(0x1a) | \
84                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
85 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
86                                         FTIM2_NOR_TCH(0x4) | \
87                                         FTIM2_NOR_TWPH(0xe) | \
88                                         FTIM2_NOR_TWP(0x1c))
89 #define CONFIG_SYS_NOR_FTIM3            0
90
91 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
92 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
93 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
94
95 #define CONFIG_SYS_FLASH_EMPTY_INFO
96 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS, \
97                                         CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
98
99 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
100 #define CONFIG_SYS_WRITE_SWAPPED_DATA
101
102 /*
103  * NAND Flash Definitions
104  */
105
106 #define CONFIG_SYS_NAND_BASE            0x7e800000
107 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
108
109 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
110
111 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
112                                 | CSPR_PORT_SIZE_8      \
113                                 | CSPR_MSEL_NAND        \
114                                 | CSPR_V)
115 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
116 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
117                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
118                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
119                                 | CSOR_NAND_RAL_3       /* RAL = 3 Bytes */ \
120                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
121                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */ \
122                                 | CSOR_NAND_PB(64))     /* 64 Pages Per Block */
123
124 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x7) | \
125                                         FTIM0_NAND_TWP(0x18)   | \
126                                         FTIM0_NAND_TWCHT(0x7) | \
127                                         FTIM0_NAND_TWH(0xa))
128 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
129                                         FTIM1_NAND_TWBE(0x39)  | \
130                                         FTIM1_NAND_TRR(0xe)   | \
131                                         FTIM1_NAND_TRP(0x18))
132 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0xf) | \
133                                         FTIM2_NAND_TREH(0xa) | \
134                                         FTIM2_NAND_TWHRE(0x1e))
135 #define CONFIG_SYS_NAND_FTIM3           0x0
136
137 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
138 #define CONFIG_SYS_MAX_NAND_DEVICE      1
139 #define CONFIG_MTD_NAND_VERIFY_WRITE
140 #endif
141
142 #ifdef CONFIG_NAND_BOOT
143 #define CONFIG_SPL_PAD_TO               0x20000         /* block aligned */
144 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (640 << 10)
145 #endif
146
147 #if defined(CONFIG_TFABOOT) || \
148         defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
149 #define CONFIG_QIXIS_I2C_ACCESS
150 #endif
151
152 /*
153  * QIXIS Definitions
154  */
155 #define CONFIG_FSL_QIXIS
156
157 #ifdef CONFIG_FSL_QIXIS
158 #define QIXIS_BASE                      0x7fb00000
159 #define QIXIS_BASE_PHYS                 QIXIS_BASE
160 #define CONFIG_SYS_I2C_FPGA_ADDR        0x66
161 #define QIXIS_LBMAP_SWITCH              6
162 #define QIXIS_LBMAP_MASK                0x0f
163 #define QIXIS_LBMAP_SHIFT               0
164 #define QIXIS_LBMAP_DFLTBANK            0x00
165 #define QIXIS_LBMAP_ALTBANK             0x04
166 #define QIXIS_LBMAP_NAND                0x09
167 #define QIXIS_LBMAP_SD                  0x00
168 #define QIXIS_LBMAP_SD_QSPI             0xff
169 #define QIXIS_LBMAP_QSPI                0xff
170 #define QIXIS_RCW_SRC_NAND              0x106
171 #define QIXIS_RCW_SRC_SD                0x040
172 #define QIXIS_RCW_SRC_QSPI              0x045
173 #define QIXIS_RST_CTL_RESET             0x41
174 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
175 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
176 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
177
178 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
179 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
180                                         CSPR_PORT_SIZE_8 | \
181                                         CSPR_MSEL_GPCM | \
182                                         CSPR_V)
183 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
184 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
185                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
186                                         CSOR_NOR_TRHZ_80)
187
188 /*
189  * QIXIS Timing parameters for IFC GPCM
190  */
191 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xc) | \
192                                         FTIM0_GPCM_TEADC(0x20) | \
193                                         FTIM0_GPCM_TEAHC(0x10))
194 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0x50) | \
195                                         FTIM1_GPCM_TRAD(0x1f))
196 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0x8) | \
197                                         FTIM2_GPCM_TCH(0x8) | \
198                                         FTIM2_GPCM_TWP(0xf0))
199 #define CONFIG_SYS_FPGA_FTIM3           0x0
200 #endif
201
202 #ifdef CONFIG_TFABOOT
203 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
204 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
205 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
206 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
207 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
208 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
209 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
210 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
211 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
212 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
213 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
214 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
215 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
216 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
217 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
218 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
219 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
220 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
221 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
222 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
223 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
224 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
225 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
226 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
227 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
228 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
229 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
230 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
231 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
232 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
233 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
234 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
235 #else
236 #ifdef CONFIG_NAND_BOOT
237 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
238 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
239 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
240 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
241 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
242 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
243 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
244 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
245 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
246 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
247 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
248 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
249 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
250 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
251 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
252 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
253 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
254 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
255 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
256 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
257 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
258 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
259 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
260 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
261 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
262 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
263 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
264 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
265 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
266 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
267 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
268 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
269 #else
270 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
271 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
272 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
273 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
274 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
275 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
276 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
277 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
278 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
279 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
280 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
281 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
282 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
283 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
284 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
285 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
286 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
287 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
288 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
289 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
290 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
291 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
292 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
293 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
294 #define CONFIG_SYS_CSPR3_EXT            CONFIG_SYS_FPGA_CSPR_EXT
295 #define CONFIG_SYS_CSPR3                CONFIG_SYS_FPGA_CSPR
296 #define CONFIG_SYS_AMASK3               CONFIG_SYS_FPGA_AMASK
297 #define CONFIG_SYS_CSOR3                CONFIG_SYS_FPGA_CSOR
298 #define CONFIG_SYS_CS3_FTIM0            CONFIG_SYS_FPGA_FTIM0
299 #define CONFIG_SYS_CS3_FTIM1            CONFIG_SYS_FPGA_FTIM1
300 #define CONFIG_SYS_CS3_FTIM2            CONFIG_SYS_FPGA_FTIM2
301 #define CONFIG_SYS_CS3_FTIM3            CONFIG_SYS_FPGA_FTIM3
302 #endif
303 #endif
304
305 /*
306  * I2C bus multiplexer
307  */
308 #define I2C_MUX_PCA_ADDR_PRI            0x77
309 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* Secondary multiplexer */
310 #define I2C_RETIMER_ADDR                0x18
311 #define I2C_MUX_CH_DEFAULT              0x8
312 #define I2C_MUX_CH_CH7301               0xC
313 #define I2C_MUX_CH5                     0xD
314 #define I2C_MUX_CH7                     0xF
315
316 #define I2C_MUX_CH_VOL_MONITOR 0xa
317
318 /* Voltage monitor on channel 2*/
319 #define I2C_VOL_MONITOR_ADDR           0x40
320 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
321 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
322 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
323
324 /* The lowest and highest voltage allowed for LS1043AQDS */
325 #define VDD_MV_MIN                      819
326 #define VDD_MV_MAX                      1212
327
328 /*
329  * Miscellaneous configurable options
330  */
331
332 #define CONFIG_SYS_INIT_SP_OFFSET \
333         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
334
335 #ifdef CONFIG_SPL_BUILD
336 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
337 #else
338 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
339 #endif
340
341 /*
342  * Environment
343  */
344
345 #include <asm/fsl_secure_boot.h>
346
347 #endif /* __LS1043AQDS_H__ */