Merge tag 'u-boot-at91-2022.04-a' of https://source.denx.de/u-boot/custodians/u-boot...
[platform/kernel/u-boot.git] / include / configs / ls1043a_common.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2015 Freescale Semiconductor
4  * Copyright 2019-2021 NXP
5  */
6
7 #ifndef __LS1043A_COMMON_H
8 #define __LS1043A_COMMON_H
9
10 /* SPL build */
11 #ifdef CONFIG_SPL_BUILD
12 #define SPL_NO_FMAN
13 #define SPL_NO_DSPI
14 #define SPL_NO_PCIE
15 #define SPL_NO_ENV
16 #define SPL_NO_MISC
17 #define SPL_NO_USB
18 #define SPL_NO_SATA
19 #define SPL_NO_QE
20 #define SPL_NO_EEPROM
21 #endif
22 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23 #define SPL_NO_MMC
24 #endif
25 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
26 #define SPL_NO_IFC
27 #endif
28
29 #define CONFIG_REMAKE_ELF
30
31 #include <asm/arch/stream_id_lsch2.h>
32 #include <asm/arch/config.h>
33
34 /* Link Definitions */
35 #ifdef CONFIG_TFABOOT
36 #define CONFIG_SYS_INIT_SP_ADDR         CONFIG_SYS_TEXT_BASE
37 #else
38 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39 #endif
40
41 #define CONFIG_VERY_BIG_RAM
42 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000
43 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY       0
44 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
45 #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
46
47 #define CPU_RELEASE_ADDR               secondary_boot_addr
48
49 /* Generic Timer Definitions */
50 #define COUNTER_FREQUENCY               25000000        /* 25MHz */
51
52 /* Serial Port */
53 #define CONFIG_SYS_NS16550_SERIAL
54 #define CONFIG_SYS_NS16550_REG_SIZE     1
55 #define CONFIG_SYS_NS16550_CLK          (get_serial_clock())
56
57 /* SD boot SPL */
58 #ifdef CONFIG_SD_BOOT
59
60 #define CONFIG_SPL_MAX_SIZE             0x17000
61 #define CONFIG_SPL_STACK                0x1001e000
62 #define CONFIG_SPL_PAD_TO               0x1d000
63
64 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR + \
65                                         CONFIG_SPL_BSS_MAX_SIZE)
66 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
67 #define CONFIG_SPL_BSS_START_ADDR       0x8f000000
68 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
69
70 #ifdef CONFIG_NXP_ESBC
71 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
72 /*
73  * HDR would be appended at end of image and copied to DDR along
74  * with U-Boot image. Here u-boot max. size is 512K. So if binary
75  * size increases then increase this size in case of secure boot as
76  * it uses raw u-boot image instead of fit image.
77  */
78 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
79 #else
80 #define CONFIG_SYS_MONITOR_LEN          0x100000
81 #endif /* ifdef CONFIG_NXP_ESBC */
82 #endif
83
84 /* NAND SPL */
85 #ifdef CONFIG_NAND_BOOT
86 #define CONFIG_SPL_PBL_PAD
87 #define CONFIG_SPL_MAX_SIZE             0x1a000
88 #define CONFIG_SPL_STACK                0x1001d000
89 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
90 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
91 #define CONFIG_SYS_SPL_MALLOC_START     0x80200000
92 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
93 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
94 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
95
96 #ifdef CONFIG_NXP_ESBC
97 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
98 #endif /* ifdef CONFIG_NXP_ESBC */
99
100 #ifdef CONFIG_U_BOOT_HDR_SIZE
101 /*
102  * HDR would be appended at end of image and copied to DDR along
103  * with U-Boot image. Here u-boot max. size is 512K. So if binary
104  * size increases then increase this size in case of secure boot as
105  * it uses raw u-boot image instead of fit image.
106  */
107 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
108 #else
109 #define CONFIG_SYS_MONITOR_LEN          0x100000
110 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
111
112 #endif
113
114 /* GPIO */
115 #ifdef CONFIG_DM_GPIO
116 #ifndef CONFIG_MPC8XXX_GPIO
117 #define CONFIG_MPC8XXX_GPIO
118 #endif
119 #endif
120
121 /* IFC */
122 #ifndef SPL_NO_IFC
123 #if defined(CONFIG_TFABOOT) || \
124         (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
125 #define CONFIG_FSL_IFC
126 /*
127  * CONFIG_SYS_FLASH_BASE has the final address (core view)
128  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
129  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
130  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
131  */
132 #define CONFIG_SYS_FLASH_BASE                   0x60000000
133 #define CONFIG_SYS_FLASH_BASE_PHYS              CONFIG_SYS_FLASH_BASE
134 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY        0x00000000
135
136 #ifdef CONFIG_MTD_NOR_FLASH
137 #define CONFIG_SYS_FLASH_QUIET_TEST
138 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
139 #endif
140 #endif
141 #endif
142
143 /* I2C */
144
145 /* PCIe */
146 #ifndef SPL_NO_PCIE
147 #define CONFIG_PCIE1            /* PCIE controller 1 */
148 #define CONFIG_PCIE2            /* PCIE controller 2 */
149 #define CONFIG_PCIE3            /* PCIE controller 3 */
150
151 #ifdef CONFIG_PCI
152 #define CONFIG_PCI_SCAN_SHOW
153 #endif
154 #endif
155
156 /*  DSPI  */
157 #ifndef SPL_NO_DSPI
158 #ifdef CONFIG_FSL_DSPI
159 #define CONFIG_SPI_FLASH_STMICRO        /* cs0 */
160 #define CONFIG_SPI_FLASH_SST            /* cs1 */
161 #define CONFIG_SPI_FLASH_EON            /* cs2 */
162 #endif
163 #endif
164
165 /* FMan ucode */
166 #ifndef SPL_NO_FMAN
167 #define CONFIG_SYS_DPAA_FMAN
168 #ifdef CONFIG_SYS_DPAA_FMAN
169 #define CONFIG_SYS_FM_MURAM_SIZE        0x60000
170
171 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
172 #endif
173 #endif
174
175 /* Miscellaneous configurable options */
176
177 #define CONFIG_HWCONFIG
178 #define HWCONFIG_BUFFER_SIZE            128
179
180 #ifndef SPL_NO_MISC
181 #ifndef CONFIG_SPL_BUILD
182 #define BOOT_TARGET_DEVICES(func) \
183         func(MMC, mmc, 0) \
184         func(USB, usb, 0) \
185         func(DHCP, dhcp, na)
186 #include <config_distro_bootcmd.h>
187 #endif
188
189 /* Initial environment variables */
190 #define CONFIG_EXTRA_ENV_SETTINGS               \
191         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
192         "fdt_high=0xffffffffffffffff\0"         \
193         "initrd_high=0xffffffffffffffff\0"      \
194         "fdt_addr=0x64f00000\0"                 \
195         "kernel_addr=0x61000000\0"              \
196         "scriptaddr=0x80000000\0"               \
197         "scripthdraddr=0x80080000\0"            \
198         "fdtheader_addr_r=0x80100000\0"         \
199         "kernelheader_addr_r=0x80200000\0"      \
200         "kernel_addr_r=0x81000000\0"            \
201         "kernel_start=0x1000000\0"              \
202         "kernelheader_start=0x800000\0"         \
203         "fdt_addr_r=0x90000000\0"               \
204         "load_addr=0xa0000000\0"                \
205         "kernelheader_addr=0x60600000\0"        \
206         "kernel_size=0x2800000\0"               \
207         "kernelheader_size=0x40000\0"           \
208         "kernel_addr_sd=0x8000\0"               \
209         "kernel_size_sd=0x14000\0"              \
210         "kernelhdr_addr_sd=0x3000\0"            \
211         "kernelhdr_size_sd=0x10\0"              \
212         "console=ttyS0,115200\0"                \
213         "boot_os=y\0"                           \
214         "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"        \
215         BOOTENV                                 \
216         "boot_scripts=ls1043ardb_boot.scr\0"    \
217         "boot_script_hdr=hdr_ls1043ardb_bs.out\0"       \
218         "scan_dev_for_boot_part="               \
219                 "part list ${devtype} ${devnum} devplist; "     \
220                 "env exists devplist || setenv devplist 1; "    \
221                 "for distro_bootpart in ${devplist}; do "       \
222                         "if fstype ${devtype} "                 \
223                                 "${devnum}:${distro_bootpart} " \
224                                 "bootfstype; then "             \
225                                 "run scan_dev_for_boot; "       \
226                         "fi; "                                  \
227                 "done\0"                        \
228         "boot_a_script="                                        \
229                 "load ${devtype} ${devnum}:${distro_bootpart} " \
230                         "${scriptaddr} ${prefix}${script}; "    \
231                 "env exists secureboot && load ${devtype} "     \
232                         "${devnum}:${distro_bootpart} "         \
233                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
234                         "env exists secureboot "        \
235                         "&& esbc_validate ${scripthdraddr};"    \
236                 "source ${scriptaddr}\0"                        \
237         "qspi_bootcmd=echo Trying load from qspi..;"    \
238                 "sf probe && sf read $load_addr "       \
239                 "$kernel_start $kernel_size; env exists secureboot "    \
240                 "&& sf read $kernelheader_addr_r $kernelheader_start "  \
241                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
242                 "bootm $load_addr#$board\0"     \
243         "nor_bootcmd=echo Trying load from nor..;"      \
244                 "cp.b $kernel_addr $load_addr " \
245                 "$kernel_size; env exists secureboot "  \
246                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
247                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
248                 "bootm $load_addr#$board\0"         \
249         "nand_bootcmd=echo Trying load from NAND..;"    \
250                 "nand info; nand read $load_addr "      \
251                 "$kernel_start $kernel_size; env exists secureboot "    \
252                 "&& nand read $kernelheader_addr_r $kernelheader_start "        \
253                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
254                 "bootm $load_addr#$board\0"     \
255         "sd_bootcmd=echo Trying load from SD ..;"       \
256                 "mmcinfo; mmc read $load_addr "         \
257                 "$kernel_addr_sd $kernel_size_sd && "     \
258                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
259                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
260                 " && esbc_validate ${kernelheader_addr_r};"     \
261                 "bootm $load_addr#$board\0"
262
263
264 #ifdef CONFIG_TFABOOT
265 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "   \
266                            "env exists secureboot && esbc_halt;"
267 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "  \
268                            "env exists secureboot && esbc_halt;"
269 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "     \
270                            "env exists secureboot && esbc_halt;"
271 #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; "   \
272                            "env exists secureboot && esbc_halt;"
273 #endif
274 #endif
275
276 /* Monitor Command Prompt */
277 #define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
278
279 #define CONFIG_SYS_MAXARGS              64      /* max command args */
280
281 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
282
283 #include <asm/arch/soc.h>
284
285 #endif /* __LS1043A_COMMON_H */