1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2015 Freescale Semiconductor
4 * Copyright 2019-2021 NXP
7 #ifndef __LS1043A_COMMON_H
8 #define __LS1043A_COMMON_H
11 #ifdef CONFIG_SPL_BUILD
22 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
25 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
29 #include <asm/arch/stream_id_lsch2.h>
30 #include <asm/arch/config.h>
32 /* Link Definitions */
34 #define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
36 #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
39 #define CONFIG_VERY_BIG_RAM
40 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
41 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
42 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
43 #define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
45 #define CPU_RELEASE_ADDR secondary_boot_addr
48 #define CONFIG_SYS_NS16550_SERIAL
49 #define CONFIG_SYS_NS16550_REG_SIZE 1
50 #define CONFIG_SYS_NS16550_CLK (get_serial_clock())
55 #define CONFIG_SPL_STACK 0x1001e000
57 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
58 CONFIG_SPL_BSS_MAX_SIZE)
59 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
60 #define CONFIG_SPL_BSS_START_ADDR 0x8f000000
61 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
63 #ifdef CONFIG_NXP_ESBC
64 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
66 * HDR would be appended at end of image and copied to DDR along
67 * with U-Boot image. Here u-boot max. size is 512K. So if binary
68 * size increases then increase this size in case of secure boot as
69 * it uses raw u-boot image instead of fit image.
71 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
73 #define CONFIG_SYS_MONITOR_LEN 0x100000
74 #endif /* ifdef CONFIG_NXP_ESBC */
78 #ifdef CONFIG_NAND_BOOT
79 #define CONFIG_SPL_STACK 0x1001d000
80 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
81 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
82 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
83 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
84 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
85 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
87 #ifdef CONFIG_NXP_ESBC
88 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
89 #endif /* ifdef CONFIG_NXP_ESBC */
91 #ifdef CONFIG_U_BOOT_HDR_SIZE
93 * HDR would be appended at end of image and copied to DDR along
94 * with U-Boot image. Here u-boot max. size is 512K. So if binary
95 * size increases then increase this size in case of secure boot as
96 * it uses raw u-boot image instead of fit image.
98 #define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
100 #define CONFIG_SYS_MONITOR_LEN 0x100000
101 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
109 #if defined(CONFIG_TFABOOT) || \
110 (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
112 * CONFIG_SYS_FLASH_BASE has the final address (core view)
113 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
114 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
115 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
117 #define CONFIG_SYS_FLASH_BASE 0x60000000
118 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
119 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
121 #ifdef CONFIG_MTD_NOR_FLASH
122 #define CONFIG_SYS_FLASH_QUIET_TEST
123 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
132 #define CONFIG_PCIE1 /* PCIE controller 1 */
133 #define CONFIG_PCIE2 /* PCIE controller 2 */
134 #define CONFIG_PCIE3 /* PCIE controller 3 */
137 #define CONFIG_PCI_SCAN_SHOW
145 #define CONFIG_SYS_DPAA_FMAN
146 #ifdef CONFIG_SYS_DPAA_FMAN
147 #define CONFIG_SYS_FM_MURAM_SIZE 0x60000
149 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
153 /* Miscellaneous configurable options */
155 #define CONFIG_HWCONFIG
156 #define HWCONFIG_BUFFER_SIZE 128
159 #ifndef CONFIG_SPL_BUILD
160 #define BOOT_TARGET_DEVICES(func) \
164 #include <config_distro_bootcmd.h>
167 /* Initial environment variables */
168 #define CONFIG_EXTRA_ENV_SETTINGS \
169 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
170 "fdt_high=0xffffffffffffffff\0" \
171 "initrd_high=0xffffffffffffffff\0" \
172 "kernel_addr=0x61000000\0" \
173 "scriptaddr=0x80000000\0" \
174 "scripthdraddr=0x80080000\0" \
175 "fdtheader_addr_r=0x80100000\0" \
176 "kernelheader_addr_r=0x80200000\0" \
177 "kernel_addr_r=0x81000000\0" \
178 "kernel_start=0x1000000\0" \
179 "kernelheader_start=0x800000\0" \
180 "fdt_addr_r=0x90000000\0" \
181 "load_addr=0xa0000000\0" \
182 "kernelheader_addr=0x60600000\0" \
183 "kernel_size=0x2800000\0" \
184 "kernelheader_size=0x40000\0" \
185 "kernel_addr_sd=0x8000\0" \
186 "kernel_size_sd=0x14000\0" \
187 "kernelhdr_addr_sd=0x3000\0" \
188 "kernelhdr_size_sd=0x10\0" \
189 "console=ttyS0,115200\0" \
191 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
193 "boot_scripts=ls1043ardb_boot.scr\0" \
194 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
195 "scan_dev_for_boot_part=" \
196 "part list ${devtype} ${devnum} devplist; " \
197 "env exists devplist || setenv devplist 1; " \
198 "for distro_bootpart in ${devplist}; do " \
199 "if fstype ${devtype} " \
200 "${devnum}:${distro_bootpart} " \
201 "bootfstype; then " \
202 "run scan_dev_for_boot; " \
206 "load ${devtype} ${devnum}:${distro_bootpart} " \
207 "${scriptaddr} ${prefix}${script}; " \
208 "env exists secureboot && load ${devtype} " \
209 "${devnum}:${distro_bootpart} " \
210 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
211 "env exists secureboot " \
212 "&& esbc_validate ${scripthdraddr};" \
213 "source ${scriptaddr}\0" \
214 "qspi_bootcmd=echo Trying load from qspi..;" \
215 "sf probe && sf read $load_addr " \
216 "$kernel_start $kernel_size; env exists secureboot " \
217 "&& sf read $kernelheader_addr_r $kernelheader_start " \
218 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
219 "bootm $load_addr#$board\0" \
220 "nor_bootcmd=echo Trying load from nor..;" \
221 "cp.b $kernel_addr $load_addr " \
222 "$kernel_size; env exists secureboot " \
223 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
224 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
225 "bootm $load_addr#$board\0" \
226 "nand_bootcmd=echo Trying load from NAND..;" \
227 "nand info; nand read $load_addr " \
228 "$kernel_start $kernel_size; env exists secureboot " \
229 "&& nand read $kernelheader_addr_r $kernelheader_start " \
230 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
231 "bootm $load_addr#$board\0" \
232 "sd_bootcmd=echo Trying load from SD ..;" \
233 "mmcinfo; mmc read $load_addr " \
234 "$kernel_addr_sd $kernel_size_sd && " \
235 "env exists secureboot && mmc read $kernelheader_addr_r " \
236 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
237 " && esbc_validate ${kernelheader_addr_r};" \
238 "bootm $load_addr#$board\0"
241 #ifdef CONFIG_TFABOOT
242 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
243 "env exists secureboot && esbc_halt;"
244 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
245 "env exists secureboot && esbc_halt;"
246 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
247 "env exists secureboot && esbc_halt;"
248 #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
249 "env exists secureboot && esbc_halt;"
253 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
255 #include <asm/arch/soc.h>
257 #endif /* __LS1043A_COMMON_H */