834c3e6780af1e9ed8aa26465b93f0c5e77c518f
[platform/kernel/u-boot.git] / include / configs / ls1043a_common.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2015 Freescale Semiconductor
4  * Copyright 2019-2021 NXP
5  */
6
7 #ifndef __LS1043A_COMMON_H
8 #define __LS1043A_COMMON_H
9
10 /* SPL build */
11 #ifdef CONFIG_SPL_BUILD
12 #define SPL_NO_FMAN
13 #define SPL_NO_DSPI
14 #define SPL_NO_PCIE
15 #define SPL_NO_ENV
16 #define SPL_NO_MISC
17 #define SPL_NO_USB
18 #define SPL_NO_SATA
19 #define SPL_NO_QE
20 #define SPL_NO_EEPROM
21 #endif
22 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23 #define SPL_NO_MMC
24 #endif
25 #if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
26 #define SPL_NO_IFC
27 #endif
28
29 #define CONFIG_REMAKE_ELF
30 #define CONFIG_GICV2
31
32 #include <asm/arch/stream_id_lsch2.h>
33 #include <asm/arch/config.h>
34
35 /* Link Definitions */
36 #ifdef CONFIG_TFABOOT
37 #define CONFIG_SYS_INIT_SP_ADDR         CONFIG_SYS_TEXT_BASE
38 #else
39 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
40 #endif
41
42 #define CONFIG_SKIP_LOWLEVEL_INIT
43
44 #define CONFIG_VERY_BIG_RAM
45 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000
46 #define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY       0
47 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
48 #define CONFIG_SYS_DDR_BLOCK2_BASE      0x880000000ULL
49
50 #define CPU_RELEASE_ADDR               secondary_boot_addr
51
52 /* Generic Timer Definitions */
53 #define COUNTER_FREQUENCY               25000000        /* 25MHz */
54
55 /* Size of malloc() pool */
56 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 1024 * 1024)
57
58 /* Serial Port */
59 #define CONFIG_SYS_NS16550_SERIAL
60 #define CONFIG_SYS_NS16550_REG_SIZE     1
61 #define CONFIG_SYS_NS16550_CLK          (get_serial_clock())
62
63 #define CONFIG_SYS_BAUDRATE_TABLE       { 9600, 19200, 38400, 57600, 115200 }
64
65 /* SD boot SPL */
66 #ifdef CONFIG_SD_BOOT
67
68 #define CONFIG_SPL_MAX_SIZE             0x17000
69 #define CONFIG_SPL_STACK                0x1001e000
70 #define CONFIG_SPL_PAD_TO               0x1d000
71
72 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SPL_BSS_START_ADDR + \
73                                         CONFIG_SPL_BSS_MAX_SIZE)
74 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
75 #define CONFIG_SPL_BSS_START_ADDR       0x8f000000
76 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
77
78 #ifdef CONFIG_NXP_ESBC
79 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
80 /*
81  * HDR would be appended at end of image and copied to DDR along
82  * with U-Boot image. Here u-boot max. size is 512K. So if binary
83  * size increases then increase this size in case of secure boot as
84  * it uses raw u-boot image instead of fit image.
85  */
86 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
87 #else
88 #define CONFIG_SYS_MONITOR_LEN          0x100000
89 #endif /* ifdef CONFIG_NXP_ESBC */
90 #endif
91
92 /* NAND SPL */
93 #ifdef CONFIG_NAND_BOOT
94 #define CONFIG_SPL_PBL_PAD
95 #define CONFIG_SPL_MAX_SIZE             0x1a000
96 #define CONFIG_SPL_STACK                0x1001d000
97 #define CONFIG_SYS_NAND_U_BOOT_DST      CONFIG_SYS_TEXT_BASE
98 #define CONFIG_SYS_NAND_U_BOOT_START    CONFIG_SYS_TEXT_BASE
99 #define CONFIG_SYS_SPL_MALLOC_START     0x80200000
100 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
101 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
102 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
103
104 #ifdef CONFIG_NXP_ESBC
105 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
106 #endif /* ifdef CONFIG_NXP_ESBC */
107
108 #ifdef CONFIG_U_BOOT_HDR_SIZE
109 /*
110  * HDR would be appended at end of image and copied to DDR along
111  * with U-Boot image. Here u-boot max. size is 512K. So if binary
112  * size increases then increase this size in case of secure boot as
113  * it uses raw u-boot image instead of fit image.
114  */
115 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
116 #else
117 #define CONFIG_SYS_MONITOR_LEN          0x100000
118 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
119
120 #endif
121
122 /* GPIO */
123 #ifdef CONFIG_DM_GPIO
124 #ifndef CONFIG_MPC8XXX_GPIO
125 #define CONFIG_MPC8XXX_GPIO
126 #endif
127 #endif
128
129 /* IFC */
130 #ifndef SPL_NO_IFC
131 #if defined(CONFIG_TFABOOT) || \
132         (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
133 #define CONFIG_FSL_IFC
134 /*
135  * CONFIG_SYS_FLASH_BASE has the final address (core view)
136  * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
137  * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
138  * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
139  */
140 #define CONFIG_SYS_FLASH_BASE                   0x60000000
141 #define CONFIG_SYS_FLASH_BASE_PHYS              CONFIG_SYS_FLASH_BASE
142 #define CONFIG_SYS_FLASH_BASE_PHYS_EARLY        0x00000000
143
144 #ifdef CONFIG_MTD_NOR_FLASH
145 #define CONFIG_SYS_FLASH_QUIET_TEST
146 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
147 #endif
148 #endif
149 #endif
150
151 /* I2C */
152 #if !CONFIG_IS_ENABLED(DM_I2C)
153 #define CONFIG_SYS_I2C_LEGACY
154 #define CONFIG_SYS_I2C_MXC_I2C1         /* enable I2C bus 1 */
155 #define CONFIG_SYS_I2C_MXC_I2C2         /* enable I2C bus 2 */
156 #define CONFIG_SYS_I2C_MXC_I2C3         /* enable I2C bus 3 */
157 #define CONFIG_SYS_I2C_MXC_I2C4         /* enable I2C bus 4 */
158 #else
159 #define CONFIG_I2C_SET_DEFAULT_BUS_NUM
160 #define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
161 #endif
162
163 /* PCIe */
164 #ifndef SPL_NO_PCIE
165 #define CONFIG_PCIE1            /* PCIE controller 1 */
166 #define CONFIG_PCIE2            /* PCIE controller 2 */
167 #define CONFIG_PCIE3            /* PCIE controller 3 */
168
169 #ifdef CONFIG_PCI
170 #define CONFIG_PCI_SCAN_SHOW
171 #endif
172 #endif
173
174 /*  DSPI  */
175 #ifndef SPL_NO_DSPI
176 #ifdef CONFIG_FSL_DSPI
177 #define CONFIG_SPI_FLASH_STMICRO        /* cs0 */
178 #define CONFIG_SPI_FLASH_SST            /* cs1 */
179 #define CONFIG_SPI_FLASH_EON            /* cs2 */
180 #endif
181 #endif
182
183 /* FMan ucode */
184 #ifndef SPL_NO_FMAN
185 #define CONFIG_SYS_DPAA_FMAN
186 #ifdef CONFIG_SYS_DPAA_FMAN
187 #define CONFIG_SYS_FM_MURAM_SIZE        0x60000
188
189 #ifdef CONFIG_TFABOOT
190 #define CONFIG_SYS_FMAN_FW_ADDR         0x900000
191 #define CONFIG_SYS_QE_FW_ADDR           0x940000
192
193
194 #else
195 #ifdef CONFIG_NAND_BOOT
196 /* Store Fman ucode at offeset 0x900000(72 blocks). */
197 #define CONFIG_SYS_FMAN_FW_ADDR         (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
198 #elif defined(CONFIG_SD_BOOT)
199 /*
200  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
201  * about 1MB (2040 blocks), Env is stored after the image, and the env size is
202  * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
203  */
204 #define CONFIG_SYS_FMAN_FW_ADDR         (512 * 0x4800)
205 #define CONFIG_SYS_QE_FW_ADDR           (512 * 0x4A00)
206 #elif defined(CONFIG_QSPI_BOOT)
207 #define CONFIG_SYS_FMAN_FW_ADDR         0x40900000
208 #else
209 /* FMan fireware Pre-load address */
210 #define CONFIG_SYS_FMAN_FW_ADDR         0x60900000
211 #define CONFIG_SYS_QE_FW_ADDR           0x60940000
212 #endif
213 #endif
214 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
215 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
216 #endif
217 #endif
218
219 /* Miscellaneous configurable options */
220 #define CONFIG_SYS_LOAD_ADDR    (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
221
222 #define CONFIG_HWCONFIG
223 #define HWCONFIG_BUFFER_SIZE            128
224
225 #ifndef SPL_NO_MISC
226 #ifndef CONFIG_SPL_BUILD
227 #define BOOT_TARGET_DEVICES(func) \
228         func(MMC, mmc, 0) \
229         func(USB, usb, 0) \
230         func(DHCP, dhcp, na)
231 #include <config_distro_bootcmd.h>
232 #endif
233
234 /* Initial environment variables */
235 #define CONFIG_EXTRA_ENV_SETTINGS               \
236         "hwconfig=fsl_ddr:bank_intlv=auto\0"    \
237         "fdt_high=0xffffffffffffffff\0"         \
238         "initrd_high=0xffffffffffffffff\0"      \
239         "fdt_addr=0x64f00000\0"                 \
240         "kernel_addr=0x61000000\0"              \
241         "scriptaddr=0x80000000\0"               \
242         "scripthdraddr=0x80080000\0"            \
243         "fdtheader_addr_r=0x80100000\0"         \
244         "kernelheader_addr_r=0x80200000\0"      \
245         "kernel_addr_r=0x81000000\0"            \
246         "kernel_start=0x1000000\0"              \
247         "kernelheader_start=0x800000\0"         \
248         "fdt_addr_r=0x90000000\0"               \
249         "load_addr=0xa0000000\0"                \
250         "kernelheader_addr=0x60600000\0"        \
251         "kernel_size=0x2800000\0"               \
252         "kernelheader_size=0x40000\0"           \
253         "kernel_addr_sd=0x8000\0"               \
254         "kernel_size_sd=0x14000\0"              \
255         "kernelhdr_addr_sd=0x3000\0"            \
256         "kernelhdr_size_sd=0x10\0"              \
257         "console=ttyS0,115200\0"                \
258         "boot_os=y\0"                           \
259         "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0"        \
260         BOOTENV                                 \
261         "boot_scripts=ls1043ardb_boot.scr\0"    \
262         "boot_script_hdr=hdr_ls1043ardb_bs.out\0"       \
263         "scan_dev_for_boot_part="               \
264                 "part list ${devtype} ${devnum} devplist; "     \
265                 "env exists devplist || setenv devplist 1; "    \
266                 "for distro_bootpart in ${devplist}; do "       \
267                         "if fstype ${devtype} "                 \
268                                 "${devnum}:${distro_bootpart} " \
269                                 "bootfstype; then "             \
270                                 "run scan_dev_for_boot; "       \
271                         "fi; "                                  \
272                 "done\0"                        \
273         "boot_a_script="                                        \
274                 "load ${devtype} ${devnum}:${distro_bootpart} " \
275                         "${scriptaddr} ${prefix}${script}; "    \
276                 "env exists secureboot && load ${devtype} "     \
277                         "${devnum}:${distro_bootpart} "         \
278                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
279                         "env exists secureboot "        \
280                         "&& esbc_validate ${scripthdraddr};"    \
281                 "source ${scriptaddr}\0"                        \
282         "qspi_bootcmd=echo Trying load from qspi..;"    \
283                 "sf probe && sf read $load_addr "       \
284                 "$kernel_start $kernel_size; env exists secureboot "    \
285                 "&& sf read $kernelheader_addr_r $kernelheader_start "  \
286                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
287                 "bootm $load_addr#$board\0"     \
288         "nor_bootcmd=echo Trying load from nor..;"      \
289                 "cp.b $kernel_addr $load_addr " \
290                 "$kernel_size; env exists secureboot "  \
291                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
292                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
293                 "bootm $load_addr#$board\0"         \
294         "nand_bootcmd=echo Trying load from NAND..;"    \
295                 "nand info; nand read $load_addr "      \
296                 "$kernel_start $kernel_size; env exists secureboot "    \
297                 "&& nand read $kernelheader_addr_r $kernelheader_start "        \
298                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
299                 "bootm $load_addr#$board\0"     \
300         "sd_bootcmd=echo Trying load from SD ..;"       \
301                 "mmcinfo; mmc read $load_addr "         \
302                 "$kernel_addr_sd $kernel_size_sd && "     \
303                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
304                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
305                 " && esbc_validate ${kernelheader_addr_r};"     \
306                 "bootm $load_addr#$board\0"
307
308
309 #undef CONFIG_BOOTCOMMAND
310 #ifdef CONFIG_TFABOOT
311 #define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "   \
312                            "env exists secureboot && esbc_halt;"
313 #define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "  \
314                            "env exists secureboot && esbc_halt;"
315 #define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "     \
316                            "env exists secureboot && esbc_halt;"
317 #define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; "   \
318                            "env exists secureboot && esbc_halt;"
319 #else
320 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
321 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; "     \
322                            "env exists secureboot && esbc_halt;"
323 #elif defined(CONFIG_SD_BOOT)
324 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; "  \
325                            "env exists secureboot && esbc_halt;"
326 #else
327 #define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; "      \
328                            "env exists secureboot && esbc_halt;"
329 #endif
330 #endif
331 #endif
332
333 /* Monitor Command Prompt */
334 #define CONFIG_SYS_CBSIZE               512     /* Console I/O Buffer Size */
335
336 #define CONFIG_SYS_MAXARGS              64      /* max command args */
337
338 #define CONFIG_SYS_BOOTM_LEN   (64 << 20)      /* Increase max gunzip size */
339
340 #include <asm/arch/soc.h>
341
342 #endif /* __LS1043A_COMMON_H */