Remove various unused interrupt related code
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_LS102XA
11
12 #define CONFIG_ARMV7_PSCI_1_0
13
14 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
15
16 #define CONFIG_SYS_FSL_CLK
17
18 #define CONFIG_SKIP_LOWLEVEL_INIT
19 #define CONFIG_DEEP_SLEEP
20
21 /*
22  * Size of malloc() pool
23  */
24 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
25
26 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
27 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
28
29 /*
30  * USB
31  */
32
33 /*
34  * EHCI Support - disbaled by default as
35  * there is no signal coming out of soc on
36  * this board for this controller. However,
37  * the silicon still has this controller,
38  * and anyone can use this controller by
39  * taking signals out on their board.
40  */
41
42 /*#define CONFIG_HAS_FSL_DR_USB*/
43
44 #ifdef CONFIG_HAS_FSL_DR_USB
45 #define CONFIG_USB_EHCI
46 #define CONFIG_USB_EHCI_FSL
47 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
48 #endif
49
50 /* XHCI Support - enabled by default */
51 #define CONFIG_HAS_FSL_XHCI_USB
52
53 #ifdef CONFIG_HAS_FSL_XHCI_USB
54 #define CONFIG_USB_XHCI_FSL
55 #define CONFIG_USB_MAX_CONTROLLER_COUNT        1
56 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS     2
57 #endif
58
59 #define CONFIG_SYS_CLK_FREQ             100000000
60 #define CONFIG_DDR_CLK_FREQ             100000000
61
62 #define DDR_SDRAM_CFG                   0x470c0008
63 #define DDR_CS0_BNDS                    0x008000bf
64 #define DDR_CS0_CONFIG                  0x80014302
65 #define DDR_TIMING_CFG_0                0x50550004
66 #define DDR_TIMING_CFG_1                0xbcb38c56
67 #define DDR_TIMING_CFG_2                0x0040d120
68 #define DDR_TIMING_CFG_3                0x010e1000
69 #define DDR_TIMING_CFG_4                0x00000001
70 #define DDR_TIMING_CFG_5                0x03401400
71 #define DDR_SDRAM_CFG_2                 0x00401010
72 #define DDR_SDRAM_MODE                  0x00061c60
73 #define DDR_SDRAM_MODE_2                0x00180000
74 #define DDR_SDRAM_INTERVAL              0x18600618
75 #define DDR_DDR_WRLVL_CNTL              0x8655f605
76 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
77 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
78 #define DDR_DDR_CDR1                    0x80040000
79 #define DDR_DDR_CDR2                    0x00000001
80 #define DDR_SDRAM_CLK_CNTL              0x02000000
81 #define DDR_DDR_ZQ_CNTL                 0x89080600
82 #define DDR_CS0_CONFIG_2                0
83 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
84 #define SDRAM_CFG2_D_INIT               0x00000010
85 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
86 #define SDRAM_CFG2_FRC_SR               0x80000000
87 #define SDRAM_CFG_BI                    0x00000001
88
89 #ifdef CONFIG_RAMBOOT_PBL
90 #define CONFIG_SYS_FSL_PBL_PBI  board/freescale/ls1021atwr/ls102xa_pbi.cfg
91 #endif
92
93 #ifdef CONFIG_SD_BOOT
94 #ifdef CONFIG_SD_BOOT_QSPI
95 #define CONFIG_SYS_FSL_PBL_RCW  \
96         board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
97 #else
98 #define CONFIG_SYS_FSL_PBL_RCW  \
99         board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
100 #endif
101 #define CONFIG_SPL_FRAMEWORK
102 #define CONFIG_SPL_LDSCRIPT     "arch/$(ARCH)/cpu/u-boot-spl.lds"
103
104 #ifdef CONFIG_SECURE_BOOT
105 /*
106  * HDR would be appended at end of image and copied to DDR along
107  * with U-Boot image.
108  */
109 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
110 #endif /* ifdef CONFIG_SECURE_BOOT */
111
112 #define CONFIG_SPL_TEXT_BASE            0x10000000
113 #define CONFIG_SPL_MAX_SIZE             0x1a000
114 #define CONFIG_SPL_STACK                0x1001d000
115 #define CONFIG_SPL_PAD_TO               0x1c000
116 #define CONFIG_SYS_TEXT_BASE            0x82000000
117
118 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
119                 CONFIG_SYS_MONITOR_LEN)
120 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
121 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
122 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
123
124 #ifdef CONFIG_U_BOOT_HDR_SIZE
125 /*
126  * HDR would be appended at end of image and copied to DDR along
127  * with U-Boot image. Here u-boot max. size is 512K. So if binary
128  * size increases then increase this size in case of secure boot as
129  * it uses raw u-boot image instead of fit image.
130  */
131 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
132 #else
133 #define CONFIG_SYS_MONITOR_LEN          0x100000
134 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
135 #endif
136
137 #ifdef CONFIG_QSPI_BOOT
138 #define CONFIG_SYS_TEXT_BASE            0x40010000
139 #endif
140
141 #ifndef CONFIG_SYS_TEXT_BASE
142 #define CONFIG_SYS_TEXT_BASE            0x60100000
143 #endif
144
145 #define CONFIG_NR_DRAM_BANKS            1
146 #define PHYS_SDRAM                      0x80000000
147 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
148
149 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
150 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
151
152 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
153         !defined(CONFIG_QSPI_BOOT)
154 #define CONFIG_U_QE
155 #endif
156
157 /*
158  * IFC Definitions
159  */
160 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
161 #define CONFIG_FSL_IFC
162 #define CONFIG_SYS_FLASH_BASE           0x60000000
163 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
164
165 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
166 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
167                                 CSPR_PORT_SIZE_16 | \
168                                 CSPR_MSEL_NOR | \
169                                 CSPR_V)
170 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
171
172 /* NOR Flash Timing Params */
173 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
174                                         CSOR_NOR_TRHZ_80)
175 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
176                                         FTIM0_NOR_TEADC(0x5) | \
177                                         FTIM0_NOR_TAVDS(0x0) | \
178                                         FTIM0_NOR_TEAHC(0x5))
179 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
180                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
181                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
182 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
183                                         FTIM2_NOR_TCH(0x4) | \
184                                         FTIM2_NOR_TWP(0x1c) | \
185                                         FTIM2_NOR_TWPH(0x0e))
186 #define CONFIG_SYS_NOR_FTIM3            0
187
188 #define CONFIG_FLASH_CFI_DRIVER
189 #define CONFIG_SYS_FLASH_CFI
190 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
191 #define CONFIG_SYS_FLASH_QUIET_TEST
192 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
193
194 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
195 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
196 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
197 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
198
199 #define CONFIG_SYS_FLASH_EMPTY_INFO
200 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
201
202 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
203 #define CONFIG_SYS_WRITE_SWAPPED_DATA
204 #endif
205
206 /* CPLD */
207
208 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
209 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
210
211 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
212 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
213                                         CSPR_PORT_SIZE_8 | \
214                                         CSPR_MSEL_GPCM | \
215                                         CSPR_V)
216 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
217 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
218                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
219                                         CSOR_NOR_TRHZ_80)
220
221 /* CPLD Timing parameters for IFC GPCM */
222 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
223                                         FTIM0_GPCM_TEADC(0xf) | \
224                                         FTIM0_GPCM_TEAHC(0xf))
225 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
226                                         FTIM1_GPCM_TRAD(0x3f))
227 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
228                                         FTIM2_GPCM_TCH(0xf) | \
229                                         FTIM2_GPCM_TWP(0xff))
230 #define CONFIG_SYS_FPGA_FTIM3           0x0
231 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
232 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
233 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
234 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
235 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
236 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
237 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
238 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
239 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
240 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
241 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
242 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
243 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
244 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
245 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
246 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
247
248 /*
249  * Serial Port
250  */
251 #ifdef CONFIG_LPUART
252 #define CONFIG_LPUART_32B_REG
253 #else
254 #define CONFIG_CONS_INDEX               1
255 #define CONFIG_SYS_NS16550_SERIAL
256 #ifndef CONFIG_DM_SERIAL
257 #define CONFIG_SYS_NS16550_REG_SIZE     1
258 #endif
259 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
260 #endif
261
262 /*
263  * I2C
264  */
265 #define CONFIG_SYS_I2C
266 #define CONFIG_SYS_I2C_MXC
267 #define CONFIG_SYS_I2C_MXC_I2C1         /* enable I2C bus 1 */
268 #define CONFIG_SYS_I2C_MXC_I2C2         /* enable I2C bus 2 */
269 #define CONFIG_SYS_I2C_MXC_I2C3         /* enable I2C bus 3 */
270
271 /* EEPROM */
272 #define CONFIG_ID_EEPROM
273 #define CONFIG_SYS_I2C_EEPROM_NXID
274 #define CONFIG_SYS_EEPROM_BUS_NUM               1
275 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
276 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          1
277 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
278 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   5
279
280 /*
281  * MMC
282  */
283 #define CONFIG_FSL_ESDHC
284
285 /* SPI */
286 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
287 /* QSPI */
288 #define QSPI0_AMBA_BASE                 0x40000000
289 #define FSL_QSPI_FLASH_SIZE             (1 << 24)
290 #define FSL_QSPI_FLASH_NUM              2
291
292 /* DSPI */
293 #endif
294
295 /* DM SPI */
296 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
297 #define CONFIG_DM_SPI_FLASH
298 #endif
299
300 /*
301  * Video
302  */
303 #define CONFIG_FSL_DCU_FB
304
305 #ifdef CONFIG_FSL_DCU_FB
306 #define CONFIG_CMD_BMP
307 #define CONFIG_VIDEO_LOGO
308 #define CONFIG_VIDEO_BMP_LOGO
309
310 #define CONFIG_FSL_DCU_SII9022A
311 #define CONFIG_SYS_I2C_DVI_BUS_NUM      1
312 #define CONFIG_SYS_I2C_DVI_ADDR         0x39
313 #endif
314
315 /*
316  * eTSEC
317  */
318 #define CONFIG_TSEC_ENET
319
320 #ifdef CONFIG_TSEC_ENET
321 #define CONFIG_MII
322 #define CONFIG_MII_DEFAULT_TSEC         1
323 #define CONFIG_TSEC1                    1
324 #define CONFIG_TSEC1_NAME               "eTSEC1"
325 #define CONFIG_TSEC2                    1
326 #define CONFIG_TSEC2_NAME               "eTSEC2"
327 #define CONFIG_TSEC3                    1
328 #define CONFIG_TSEC3_NAME               "eTSEC3"
329
330 #define TSEC1_PHY_ADDR                  2
331 #define TSEC2_PHY_ADDR                  0
332 #define TSEC3_PHY_ADDR                  1
333
334 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
335 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
336 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
337
338 #define TSEC1_PHYIDX                    0
339 #define TSEC2_PHYIDX                    0
340 #define TSEC3_PHYIDX                    0
341
342 #define CONFIG_ETHPRIME                 "eTSEC1"
343
344 #define CONFIG_PHY_GIGE
345 #define CONFIG_PHYLIB
346 #define CONFIG_PHY_ATHEROS
347
348 #define CONFIG_HAS_ETH0
349 #define CONFIG_HAS_ETH1
350 #define CONFIG_HAS_ETH2
351 #endif
352
353 /* PCIe */
354 #define CONFIG_PCIE1            /* PCIE controller 1 */
355 #define CONFIG_PCIE2            /* PCIE controller 2 */
356
357 #ifdef CONFIG_PCI
358 #define CONFIG_PCI_SCAN_SHOW
359 #define CONFIG_CMD_PCI
360 #endif
361
362 #define CONFIG_CMDLINE_TAG
363 #define CONFIG_CMDLINE_EDITING
364
365 #define CONFIG_PEN_ADDR_BIG_ENDIAN
366 #define CONFIG_LAYERSCAPE_NS_ACCESS
367 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
368 #define COUNTER_FREQUENCY               12500000
369
370 #define CONFIG_HWCONFIG
371 #define HWCONFIG_BUFFER_SIZE            256
372
373 #define CONFIG_FSL_DEVICE_DISABLE
374
375
376 #ifdef CONFIG_LPUART
377 #define CONFIG_EXTRA_ENV_SETTINGS       \
378         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
379         "initrd_high=0xffffffff\0"      \
380         "fdt_high=0xffffffff\0"
381 #else
382 #define CONFIG_EXTRA_ENV_SETTINGS       \
383         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
384         "initrd_high=0xffffffff\0"      \
385         "fdt_high=0xffffffff\0"
386 #endif
387
388 /*
389  * Miscellaneous configurable options
390  */
391 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
392 #define CONFIG_AUTO_COMPLETE
393 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
394 #define CONFIG_SYS_PBSIZE               \
395                 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
396 #define CONFIG_SYS_MAXARGS              16      /* max number of command args */
397 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
398
399 #define CONFIG_SYS_MEMTEST_START        0x80000000
400 #define CONFIG_SYS_MEMTEST_END          0x9fffffff
401
402 #define CONFIG_SYS_LOAD_ADDR            0x82000000
403
404 #define CONFIG_LS102XA_STREAM_ID
405
406 #define CONFIG_SYS_INIT_SP_OFFSET \
407         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
408 #define CONFIG_SYS_INIT_SP_ADDR \
409         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
410
411 #ifdef CONFIG_SPL_BUILD
412 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
413 #else
414 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
415 #endif
416
417 #define CONFIG_SYS_QE_FW_ADDR     0x600c0000
418
419 /*
420  * Environment
421  */
422 #define CONFIG_ENV_OVERWRITE
423
424 #if defined(CONFIG_SD_BOOT)
425 #define CONFIG_ENV_OFFSET               0x100000
426 #define CONFIG_ENV_IS_IN_MMC
427 #define CONFIG_SYS_MMC_ENV_DEV          0
428 #define CONFIG_ENV_SIZE                 0x20000
429 #elif defined(CONFIG_QSPI_BOOT)
430 #define CONFIG_ENV_IS_IN_SPI_FLASH
431 #define CONFIG_ENV_SIZE                 0x2000
432 #define CONFIG_ENV_OFFSET               0x100000
433 #define CONFIG_ENV_SECT_SIZE            0x10000
434 #else
435 #define CONFIG_ENV_IS_IN_FLASH
436 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
437 #define CONFIG_ENV_SIZE                 0x20000
438 #define CONFIG_ENV_SECT_SIZE            0x20000 /* 128K (one sector) */
439 #endif
440
441 #define CONFIG_MISC_INIT_R
442
443 /* Hash command with SHA acceleration supported in hardware */
444 #ifdef CONFIG_FSL_CAAM
445 #define CONFIG_CMD_HASH
446 #define CONFIG_SHA_HW_ACCEL
447 #endif
448
449 #include <asm/fsl_secure_boot.h>
450 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
451
452 #endif