ef8d97e2e92ce93f1b27342bfde66410e5b010dc
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_LS102XA
11
12 #define CONFIG_ARMV7_PSCI_1_0
13
14 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
15
16 #define CONFIG_SYS_FSL_CLK
17
18 #define CONFIG_DISPLAY_CPUINFO
19 #define CONFIG_DISPLAY_BOARDINFO
20
21 #define CONFIG_SKIP_LOWLEVEL_INIT
22 #define CONFIG_BOARD_EARLY_INIT_F
23 #define CONFIG_DEEP_SLEEP
24 #ifdef CONFIG_DEEP_SLEEP
25 #define CONFIG_SILENT_CONSOLE
26 #endif
27
28 /*
29  * Size of malloc() pool
30  */
31 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
32
33 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
34 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
35
36 /*
37  * USB
38  */
39
40 /*
41  * EHCI Support - disbaled by default as
42  * there is no signal coming out of soc on
43  * this board for this controller. However,
44  * the silicon still has this controller,
45  * and anyone can use this controller by
46  * taking signals out on their board.
47  */
48
49 /*#define CONFIG_HAS_FSL_DR_USB*/
50
51 #ifdef CONFIG_HAS_FSL_DR_USB
52 #define CONFIG_USB_EHCI
53 #define CONFIG_USB_EHCI_FSL
54 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
55 #endif
56
57 /* XHCI Support - enabled by default */
58 #define CONFIG_HAS_FSL_XHCI_USB
59
60 #ifdef CONFIG_HAS_FSL_XHCI_USB
61 #define CONFIG_USB_XHCI_FSL
62 #define CONFIG_USB_MAX_CONTROLLER_COUNT        1
63 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS     2
64 #endif
65
66 /*
67  * Generic Timer Definitions
68  */
69 #define GENERIC_TIMER_CLK               12500000
70
71 #define CONFIG_SYS_CLK_FREQ             100000000
72 #define CONFIG_DDR_CLK_FREQ             100000000
73
74 #define DDR_SDRAM_CFG                   0x470c0008
75 #define DDR_CS0_BNDS                    0x008000bf
76 #define DDR_CS0_CONFIG                  0x80014302
77 #define DDR_TIMING_CFG_0                0x50550004
78 #define DDR_TIMING_CFG_1                0xbcb38c56
79 #define DDR_TIMING_CFG_2                0x0040d120
80 #define DDR_TIMING_CFG_3                0x010e1000
81 #define DDR_TIMING_CFG_4                0x00000001
82 #define DDR_TIMING_CFG_5                0x03401400
83 #define DDR_SDRAM_CFG_2                 0x00401010
84 #define DDR_SDRAM_MODE                  0x00061c60
85 #define DDR_SDRAM_MODE_2                0x00180000
86 #define DDR_SDRAM_INTERVAL              0x18600618
87 #define DDR_DDR_WRLVL_CNTL              0x8655f605
88 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
89 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
90 #define DDR_DDR_CDR1                    0x80040000
91 #define DDR_DDR_CDR2                    0x00000001
92 #define DDR_SDRAM_CLK_CNTL              0x02000000
93 #define DDR_DDR_ZQ_CNTL                 0x89080600
94 #define DDR_CS0_CONFIG_2                0
95 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
96 #define SDRAM_CFG2_D_INIT               0x00000010
97 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
98 #define SDRAM_CFG2_FRC_SR               0x80000000
99 #define SDRAM_CFG_BI                    0x00000001
100
101 #ifdef CONFIG_RAMBOOT_PBL
102 #define CONFIG_SYS_FSL_PBL_PBI  board/freescale/ls1021atwr/ls102xa_pbi.cfg
103 #endif
104
105 #ifdef CONFIG_SD_BOOT
106 #ifdef CONFIG_SD_BOOT_QSPI
107 #define CONFIG_SYS_FSL_PBL_RCW  \
108         board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
109 #else
110 #define CONFIG_SYS_FSL_PBL_RCW  \
111         board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
112 #endif
113 #define CONFIG_SPL_FRAMEWORK
114 #define CONFIG_SPL_LDSCRIPT     "arch/$(ARCH)/cpu/u-boot-spl.lds"
115 #define CONFIG_SPL_LIBGENERIC_SUPPORT
116 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
117 #define CONFIG_SPL_WATCHDOG_SUPPORT
118 #define CONFIG_SPL_SERIAL_SUPPORT
119 #define CONFIG_SPL_MMC_SUPPORT
120 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR         0xe8
121
122 #ifdef CONFIG_SECURE_BOOT
123 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
124 /*
125  * HDR would be appended at end of image and copied to DDR along
126  * with U-Boot image.
127  */
128 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS              (0x400 + \
129                 (CONFIG_U_BOOT_HDR_SIZE / 512)
130 #else
131 #define CONFIG_SYS_U_BOOT_MAX_SIZE_SECTORS              0x400
132 #endif /* ifdef CONFIG_SECURE_BOOT */
133
134 #define CONFIG_SPL_TEXT_BASE            0x10000000
135 #define CONFIG_SPL_MAX_SIZE             0x1a000
136 #define CONFIG_SPL_STACK                0x1001d000
137 #define CONFIG_SPL_PAD_TO               0x1c000
138 #define CONFIG_SYS_TEXT_BASE            0x82000000
139
140 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
141                 CONFIG_SYS_MONITOR_LEN)
142 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
143 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
144 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
145
146 #ifdef CONFIG_U_BOOT_HDR_SIZE
147 /*
148  * HDR would be appended at end of image and copied to DDR along
149  * with U-Boot image. Here u-boot max. size is 512K. So if binary
150  * size increases then increase this size in case of secure boot as
151  * it uses raw u-boot image instead of fit image.
152  */
153 #define CONFIG_SYS_MONITOR_LEN          (0x80000 + CONFIG_U_BOOT_HDR_SIZE)
154 #else
155 #define CONFIG_SYS_MONITOR_LEN          0x80000
156 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
157 #endif
158
159 #ifdef CONFIG_QSPI_BOOT
160 #define CONFIG_SYS_TEXT_BASE            0x40010000
161 #endif
162
163 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
164 #define CONFIG_SYS_NO_FLASH
165 #endif
166
167 #ifndef CONFIG_SYS_TEXT_BASE
168 #define CONFIG_SYS_TEXT_BASE            0x60100000
169 #endif
170
171 #define CONFIG_NR_DRAM_BANKS            1
172 #define PHYS_SDRAM                      0x80000000
173 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
174
175 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
176 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
177
178 #define CONFIG_SYS_HAS_SERDES
179
180 #define CONFIG_FSL_CAAM                 /* Enable CAAM */
181
182 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
183         !defined(CONFIG_QSPI_BOOT)
184 #define CONFIG_U_QE
185 #endif
186
187 /*
188  * IFC Definitions
189  */
190 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
191 #define CONFIG_FSL_IFC
192 #define CONFIG_SYS_FLASH_BASE           0x60000000
193 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
194
195 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
196 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
197                                 CSPR_PORT_SIZE_16 | \
198                                 CSPR_MSEL_NOR | \
199                                 CSPR_V)
200 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
201
202 /* NOR Flash Timing Params */
203 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
204                                         CSOR_NOR_TRHZ_80)
205 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
206                                         FTIM0_NOR_TEADC(0x5) | \
207                                         FTIM0_NOR_TAVDS(0x0) | \
208                                         FTIM0_NOR_TEAHC(0x5))
209 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
210                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
211                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
212 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
213                                         FTIM2_NOR_TCH(0x4) | \
214                                         FTIM2_NOR_TWP(0x1c) | \
215                                         FTIM2_NOR_TWPH(0x0e))
216 #define CONFIG_SYS_NOR_FTIM3            0
217
218 #define CONFIG_FLASH_CFI_DRIVER
219 #define CONFIG_SYS_FLASH_CFI
220 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
221 #define CONFIG_SYS_FLASH_QUIET_TEST
222 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
223
224 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
225 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
226 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
227 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
228
229 #define CONFIG_SYS_FLASH_EMPTY_INFO
230 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
231
232 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
233 #define CONFIG_SYS_WRITE_SWAPPED_DATA
234 #endif
235
236 /* CPLD */
237
238 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
239 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
240
241 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
242 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
243                                         CSPR_PORT_SIZE_8 | \
244                                         CSPR_MSEL_GPCM | \
245                                         CSPR_V)
246 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
247 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
248                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
249                                         CSOR_NOR_TRHZ_80)
250
251 /* CPLD Timing parameters for IFC GPCM */
252 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
253                                         FTIM0_GPCM_TEADC(0xf) | \
254                                         FTIM0_GPCM_TEAHC(0xf))
255 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
256                                         FTIM1_GPCM_TRAD(0x3f))
257 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
258                                         FTIM2_GPCM_TCH(0xf) | \
259                                         FTIM2_GPCM_TWP(0xff))
260 #define CONFIG_SYS_FPGA_FTIM3           0x0
261 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
262 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
263 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
264 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
265 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
266 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
267 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
268 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
269 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
270 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
271 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
272 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
273 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
274 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
275 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
276 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
277
278 /*
279  * Serial Port
280  */
281 #ifdef CONFIG_LPUART
282 #define CONFIG_LPUART_32B_REG
283 #else
284 #define CONFIG_CONS_INDEX               1
285 #define CONFIG_SYS_NS16550_SERIAL
286 #ifndef CONFIG_DM_SERIAL
287 #define CONFIG_SYS_NS16550_REG_SIZE     1
288 #endif
289 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
290 #endif
291
292 #define CONFIG_BAUDRATE                 115200
293
294 /*
295  * I2C
296  */
297 #define CONFIG_SYS_I2C
298 #define CONFIG_SYS_I2C_MXC
299 #define CONFIG_SYS_I2C_MXC_I2C1         /* enable I2C bus 1 */
300 #define CONFIG_SYS_I2C_MXC_I2C2         /* enable I2C bus 2 */
301 #define CONFIG_SYS_I2C_MXC_I2C3         /* enable I2C bus 3 */
302
303 /* EEPROM */
304 #define CONFIG_ID_EEPROM
305 #define CONFIG_SYS_I2C_EEPROM_NXID
306 #define CONFIG_SYS_EEPROM_BUS_NUM               1
307 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
308 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          1
309 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
310 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   5
311
312 /*
313  * MMC
314  */
315 #define CONFIG_MMC
316 #define CONFIG_FSL_ESDHC
317 #define CONFIG_GENERIC_MMC
318
319 #define CONFIG_DOS_PARTITION
320
321 /* SPI */
322 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
323 /* QSPI */
324 #define QSPI0_AMBA_BASE                 0x40000000
325 #define FSL_QSPI_FLASH_SIZE             (1 << 24)
326 #define FSL_QSPI_FLASH_NUM              2
327
328 /* DSPI */
329 #endif
330
331 /* DM SPI */
332 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
333 #define CONFIG_DM_SPI_FLASH
334 #endif
335
336 /*
337  * Video
338  */
339 #define CONFIG_FSL_DCU_FB
340
341 #ifdef CONFIG_FSL_DCU_FB
342 #define CONFIG_VIDEO
343 #define CONFIG_CMD_BMP
344 #define CONFIG_CFB_CONSOLE
345 #define CONFIG_VGA_AS_SINGLE_DEVICE
346 #define CONFIG_VIDEO_LOGO
347 #define CONFIG_VIDEO_BMP_LOGO
348 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
349
350 #define CONFIG_FSL_DCU_SII9022A
351 #define CONFIG_SYS_I2C_DVI_BUS_NUM      1
352 #define CONFIG_SYS_I2C_DVI_ADDR         0x39
353 #endif
354
355 /*
356  * eTSEC
357  */
358 #define CONFIG_TSEC_ENET
359
360 #ifdef CONFIG_TSEC_ENET
361 #define CONFIG_MII
362 #define CONFIG_MII_DEFAULT_TSEC         1
363 #define CONFIG_TSEC1                    1
364 #define CONFIG_TSEC1_NAME               "eTSEC1"
365 #define CONFIG_TSEC2                    1
366 #define CONFIG_TSEC2_NAME               "eTSEC2"
367 #define CONFIG_TSEC3                    1
368 #define CONFIG_TSEC3_NAME               "eTSEC3"
369
370 #define TSEC1_PHY_ADDR                  2
371 #define TSEC2_PHY_ADDR                  0
372 #define TSEC3_PHY_ADDR                  1
373
374 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
375 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
376 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
377
378 #define TSEC1_PHYIDX                    0
379 #define TSEC2_PHYIDX                    0
380 #define TSEC3_PHYIDX                    0
381
382 #define CONFIG_ETHPRIME                 "eTSEC1"
383
384 #define CONFIG_PHY_GIGE
385 #define CONFIG_PHYLIB
386 #define CONFIG_PHY_ATHEROS
387
388 #define CONFIG_HAS_ETH0
389 #define CONFIG_HAS_ETH1
390 #define CONFIG_HAS_ETH2
391 #endif
392
393 /* PCIe */
394 #define CONFIG_PCI              /* Enable PCI/PCIE */
395 #define CONFIG_PCIE1            /* PCIE controller 1 */
396 #define CONFIG_PCIE2            /* PCIE controller 2 */
397 #define CONFIG_PCIE_LAYERSCAPE  /* Use common FSL Layerscape PCIe code */
398 #define FSL_PCIE_COMPAT "fsl,ls1021a-pcie"
399
400 #define CONFIG_SYS_PCI_64BIT
401
402 #define CONFIG_SYS_PCIE_CFG0_PHYS_OFF   0x00000000
403 #define CONFIG_SYS_PCIE_CFG0_SIZE       0x00001000      /* 4k */
404 #define CONFIG_SYS_PCIE_CFG1_PHYS_OFF   0x00001000
405 #define CONFIG_SYS_PCIE_CFG1_SIZE       0x00001000      /* 4k */
406
407 #define CONFIG_SYS_PCIE_IO_BUS          0x00000000
408 #define CONFIG_SYS_PCIE_IO_PHYS_OFF     0x00010000
409 #define CONFIG_SYS_PCIE_IO_SIZE         0x00010000      /* 64k */
410
411 #define CONFIG_SYS_PCIE_MEM_BUS         0x08000000
412 #define CONFIG_SYS_PCIE_MEM_PHYS_OFF    0x04000000
413 #define CONFIG_SYS_PCIE_MEM_SIZE        0x08000000      /* 128M */
414
415 #ifdef CONFIG_PCI
416 #define CONFIG_PCI_PNP
417 #define CONFIG_PCI_SCAN_SHOW
418 #define CONFIG_CMD_PCI
419 #endif
420
421 #define CONFIG_CMDLINE_TAG
422 #define CONFIG_CMDLINE_EDITING
423
424 #define CONFIG_ARMV7_NONSEC
425 #define CONFIG_ARMV7_VIRT
426 #define CONFIG_PEN_ADDR_BIG_ENDIAN
427 #define CONFIG_LAYERSCAPE_NS_ACCESS
428 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
429 #define CONFIG_TIMER_CLK_FREQ           12500000
430
431 #define CONFIG_HWCONFIG
432 #define HWCONFIG_BUFFER_SIZE            256
433
434 #define CONFIG_FSL_DEVICE_DISABLE
435
436
437 #ifdef CONFIG_LPUART
438 #define CONFIG_EXTRA_ENV_SETTINGS       \
439         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
440         "initrd_high=0xffffffff\0"      \
441         "fdt_high=0xffffffff\0"
442 #else
443 #define CONFIG_EXTRA_ENV_SETTINGS       \
444         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
445         "initrd_high=0xffffffff\0"      \
446         "fdt_high=0xffffffff\0"
447 #endif
448
449 /*
450  * Miscellaneous configurable options
451  */
452 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
453 #define CONFIG_AUTO_COMPLETE
454 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
455 #define CONFIG_SYS_PBSIZE               \
456                 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
457 #define CONFIG_SYS_MAXARGS              16      /* max number of command args */
458 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
459
460 #define CONFIG_SYS_MEMTEST_START        0x80000000
461 #define CONFIG_SYS_MEMTEST_END          0x9fffffff
462
463 #define CONFIG_SYS_LOAD_ADDR            0x82000000
464
465 #define CONFIG_LS102XA_STREAM_ID
466
467 /*
468  * Stack sizes
469  * The stack sizes are set up in start.S using the settings below
470  */
471 #define CONFIG_STACKSIZE                (30 * 1024)
472
473 #define CONFIG_SYS_INIT_SP_OFFSET \
474         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
475 #define CONFIG_SYS_INIT_SP_ADDR \
476         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
477
478 #ifdef CONFIG_SPL_BUILD
479 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
480 #else
481 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
482 #endif
483
484 #define CONFIG_SYS_QE_FW_ADDR     0x600c0000
485
486 /*
487  * Environment
488  */
489 #define CONFIG_ENV_OVERWRITE
490
491 #if defined(CONFIG_SD_BOOT)
492 #define CONFIG_ENV_OFFSET               0x100000
493 #define CONFIG_ENV_IS_IN_MMC
494 #define CONFIG_SYS_MMC_ENV_DEV          0
495 #define CONFIG_ENV_SIZE                 0x20000
496 #elif defined(CONFIG_QSPI_BOOT)
497 #define CONFIG_ENV_IS_IN_SPI_FLASH
498 #define CONFIG_ENV_SIZE                 0x2000
499 #define CONFIG_ENV_OFFSET               0x100000
500 #define CONFIG_ENV_SECT_SIZE            0x10000
501 #else
502 #define CONFIG_ENV_IS_IN_FLASH
503 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
504 #define CONFIG_ENV_SIZE                 0x20000
505 #define CONFIG_ENV_SECT_SIZE            0x20000 /* 128K (one sector) */
506 #endif
507
508 #define CONFIG_MISC_INIT_R
509
510 /* Hash command with SHA acceleration supported in hardware */
511 #ifdef CONFIG_FSL_CAAM
512 #define CONFIG_CMD_HASH
513 #define CONFIG_SHA_HW_ACCEL
514 #endif
515
516 #include <asm/fsl_secure_boot.h>
517 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
518
519 #endif