Convert CONFIG_SPL_PAD_TO et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2019, 2021 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
11 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
12
13 #define DDR_SDRAM_CFG                   0x470c0008
14 #define DDR_CS0_BNDS                    0x008000bf
15 #define DDR_CS0_CONFIG                  0x80014302
16 #define DDR_TIMING_CFG_0                0x50550004
17 #define DDR_TIMING_CFG_1                0xbcb38c56
18 #define DDR_TIMING_CFG_2                0x0040d120
19 #define DDR_TIMING_CFG_3                0x010e1000
20 #define DDR_TIMING_CFG_4                0x00000001
21 #define DDR_TIMING_CFG_5                0x03401400
22 #define DDR_SDRAM_CFG_2                 0x00401010
23 #define DDR_SDRAM_MODE                  0x00061c60
24 #define DDR_SDRAM_MODE_2                0x00180000
25 #define DDR_SDRAM_INTERVAL              0x18600618
26 #define DDR_DDR_WRLVL_CNTL              0x8655f605
27 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
28 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
29 #define DDR_DDR_CDR1                    0x80040000
30 #define DDR_DDR_CDR2                    0x00000001
31 #define DDR_SDRAM_CLK_CNTL              0x02000000
32 #define DDR_DDR_ZQ_CNTL                 0x89080600
33 #define DDR_CS0_CONFIG_2                0
34 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
35 #define SDRAM_CFG2_D_INIT               0x00000010
36 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
37 #define SDRAM_CFG2_FRC_SR               0x80000000
38 #define SDRAM_CFG_BI                    0x00000001
39
40 #ifdef CONFIG_SD_BOOT
41 #ifdef CONFIG_NXP_ESBC
42 /*
43  * HDR would be appended at end of image and copied to DDR along
44  * with U-Boot image.
45  */
46 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
47 #endif /* ifdef CONFIG_NXP_ESBC */
48
49 #define CONFIG_SPL_STACK                0x1001d000
50
51 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
52                 CONFIG_SYS_MONITOR_LEN)
53 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
54 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
55 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
56
57 #ifdef CONFIG_U_BOOT_HDR_SIZE
58 /*
59  * HDR would be appended at end of image and copied to DDR along
60  * with U-Boot image. Here u-boot max. size is 512K. So if binary
61  * size increases then increase this size in case of secure boot as
62  * it uses raw u-boot image instead of fit image.
63  */
64 #define CONFIG_SYS_MONITOR_LEN          (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
65 #else
66 #define CONFIG_SYS_MONITOR_LEN          0x100000
67 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
68 #endif
69
70 #define PHYS_SDRAM                      0x80000000
71 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
72
73 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
74 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
75
76 /*
77  * IFC Definitions
78  */
79 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
80 #define CONFIG_SYS_FLASH_BASE           0x60000000
81 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
82
83 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
84 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
85                                 CSPR_PORT_SIZE_16 | \
86                                 CSPR_MSEL_NOR | \
87                                 CSPR_V)
88 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
89
90 /* NOR Flash Timing Params */
91 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
92                                         CSOR_NOR_TRHZ_80)
93 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
94                                         FTIM0_NOR_TEADC(0x5) | \
95                                         FTIM0_NOR_TAVDS(0x0) | \
96                                         FTIM0_NOR_TEAHC(0x5))
97 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
98                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
99                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
100 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
101                                         FTIM2_NOR_TCH(0x4) | \
102                                         FTIM2_NOR_TWP(0x1c) | \
103                                         FTIM2_NOR_TWPH(0x0e))
104 #define CONFIG_SYS_NOR_FTIM3            0
105
106 #define CONFIG_SYS_FLASH_QUIET_TEST
107 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
108
109 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
110 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
111 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
112
113 #define CONFIG_SYS_FLASH_EMPTY_INFO
114 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
115
116 #define CONFIG_SYS_WRITE_SWAPPED_DATA
117 #endif
118
119 /* CPLD */
120
121 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
122 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
123
124 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
125 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
126                                         CSPR_PORT_SIZE_8 | \
127                                         CSPR_MSEL_GPCM | \
128                                         CSPR_V)
129 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
130 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
131                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
132                                         CSOR_NOR_TRHZ_80)
133
134 /* CPLD Timing parameters for IFC GPCM */
135 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
136                                         FTIM0_GPCM_TEADC(0xf) | \
137                                         FTIM0_GPCM_TEAHC(0xf))
138 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
139                                         FTIM1_GPCM_TRAD(0x3f))
140 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
141                                         FTIM2_GPCM_TCH(0xf) | \
142                                         FTIM2_GPCM_TWP(0xff))
143 #define CONFIG_SYS_FPGA_FTIM3           0x0
144 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
145 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
146 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
147 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
148 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
149 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
150 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
151 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
152 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
153 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
154 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
155 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
156 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
157 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
158 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
159 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
160
161 /*
162  * Serial Port
163  */
164 #ifndef CONFIG_LPUART
165 #define CONFIG_SYS_NS16550_SERIAL
166 #ifndef CONFIG_DM_SERIAL
167 #define CONFIG_SYS_NS16550_REG_SIZE     1
168 #endif
169 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
170 #endif
171
172 /*
173  * I2C
174  */
175
176 /* GPIO */
177
178 /* EEPROM */
179 #define CONFIG_SYS_I2C_EEPROM_NXID
180 #define CONFIG_SYS_EEPROM_BUS_NUM               1
181
182 /* PCIe */
183 #define CONFIG_PCIE1            /* PCIE controller 1 */
184 #define CONFIG_PCIE2            /* PCIE controller 2 */
185
186 #ifdef CONFIG_PCI
187 #define CONFIG_PCI_SCAN_SHOW
188 #endif
189
190 #define CONFIG_PEN_ADDR_BIG_ENDIAN
191 #define CONFIG_LAYERSCAPE_NS_ACCESS
192 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
193
194 #define CONFIG_HWCONFIG
195 #define HWCONFIG_BUFFER_SIZE            256
196
197 #define CONFIG_FSL_DEVICE_DISABLE
198
199 #define BOOT_TARGET_DEVICES(func) \
200         func(MMC, mmc, 0) \
201         func(USB, usb, 0) \
202         func(DHCP, dhcp, na)
203 #include <config_distro_bootcmd.h>
204
205 #ifdef CONFIG_LPUART
206 #define CONFIG_EXTRA_ENV_SETTINGS       \
207         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200 "     \
208                 "cma=64M@0x0-0xb0000000\0" \
209         "initrd_high=0xffffffff\0"      \
210         "kernel_addr=0x65000000\0"      \
211         "scriptaddr=0x80000000\0"       \
212         "scripthdraddr=0x80080000\0"    \
213         "fdtheader_addr_r=0x80100000\0" \
214         "kernelheader_addr_r=0x80200000\0"      \
215         "kernel_addr_r=0x81000000\0"    \
216         "fdt_addr_r=0x90000000\0"       \
217         "ramdisk_addr_r=0xa0000000\0"   \
218         "load_addr=0xa0000000\0"        \
219         "kernel_size=0x2800000\0"       \
220         "kernel_addr_sd=0x8000\0"       \
221         "kernel_size_sd=0x14000\0"      \
222         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
223         BOOTENV                         \
224         "boot_scripts=ls1021atwr_boot.scr\0"    \
225         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
226                 "scan_dev_for_boot_part="       \
227                         "part list ${devtype} ${devnum} devplist; "     \
228                         "env exists devplist || setenv devplist 1; "    \
229                         "for distro_bootpart in ${devplist}; do "       \
230                         "if fstype ${devtype} "                         \
231                                 "${devnum}:${distro_bootpart} "         \
232                                 "bootfstype; then "                     \
233                                 "run scan_dev_for_boot; "               \
234                         "fi; "                  \
235                 "done\0"                        \
236         "scan_dev_for_boot="                              \
237                 "echo Scanning ${devtype} "               \
238                                 "${devnum}:${distro_bootpart}...; "  \
239                 "for prefix in ${boot_prefixes}; do "     \
240                         "run scan_dev_for_scripts; "      \
241                 "done;"                                   \
242                 "\0"                                      \
243         "boot_a_script="                                  \
244                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
245                         "${scriptaddr} ${prefix}${script}; "    \
246                 "env exists secureboot && load ${devtype} "     \
247                         "${devnum}:${distro_bootpart} "         \
248                         "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
249                         "env exists secureboot "        \
250                         "&& esbc_validate ${scripthdraddr};"    \
251                 "source ${scriptaddr}\0"          \
252         "installer=load mmc 0:2 $load_addr "    \
253                 "/flex_installer_arm32.itb; "           \
254                 "bootm $load_addr#ls1021atwr\0" \
255         "qspi_bootcmd=echo Trying load from qspi..;"    \
256                 "sf probe && sf read $load_addr "       \
257                 "$kernel_addr $kernel_size && bootm $load_addr#$board\0"        \
258         "nor_bootcmd=echo Trying load from nor..;"      \
259                 "cp.b $kernel_addr $load_addr "         \
260                 "$kernel_size && bootm $load_addr#$board\0"
261 #else
262 #define CONFIG_EXTRA_ENV_SETTINGS       \
263         "bootargs=root=/dev/ram0 rw console=ttyS0,115200 "      \
264                 "cma=64M@0x0-0xb0000000\0" \
265         "initrd_high=0xffffffff\0"      \
266         "kernel_addr=0x61000000\0"      \
267         "kernelheader_addr=0x60800000\0"        \
268         "scriptaddr=0x80000000\0"       \
269         "scripthdraddr=0x80080000\0"    \
270         "fdtheader_addr_r=0x80100000\0" \
271         "kernelheader_addr_r=0x80200000\0"      \
272         "kernel_addr_r=0x81000000\0"    \
273         "kernelheader_size=0x40000\0"   \
274         "fdt_addr_r=0x90000000\0"       \
275         "ramdisk_addr_r=0xa0000000\0"   \
276         "load_addr=0xa0000000\0"        \
277         "kernel_size=0x2800000\0"       \
278         "kernel_addr_sd=0x8000\0"       \
279         "kernel_size_sd=0x14000\0"      \
280         "kernelhdr_addr_sd=0x4000\0"            \
281         "kernelhdr_size_sd=0x10\0"              \
282         "othbootargs=cma=64M@0x0-0xb0000000\0"  \
283         BOOTENV                         \
284         "boot_scripts=ls1021atwr_boot.scr\0"    \
285         "boot_script_hdr=hdr_ls1021atwr_bs.out\0"       \
286                 "scan_dev_for_boot_part="       \
287                         "part list ${devtype} ${devnum} devplist; "     \
288                         "env exists devplist || setenv devplist 1; "    \
289                         "for distro_bootpart in ${devplist}; do "       \
290                         "if fstype ${devtype} "                         \
291                                 "${devnum}:${distro_bootpart} "         \
292                                 "bootfstype; then "                     \
293                                 "run scan_dev_for_boot; "               \
294                         "fi; "                  \
295                 "done\0"                        \
296         "scan_dev_for_boot="                              \
297                 "echo Scanning ${devtype} "               \
298                                 "${devnum}:${distro_bootpart}...; "  \
299                 "for prefix in ${boot_prefixes}; do "     \
300                         "run scan_dev_for_scripts; "      \
301                 "done;"                                   \
302                 "\0"                                      \
303         "boot_a_script="                                  \
304                 "load ${devtype} ${devnum}:${distro_bootpart} "  \
305                         "${scriptaddr} ${prefix}${script}; "    \
306                 "env exists secureboot && load ${devtype} "     \
307                         "${devnum}:${distro_bootpart} "         \
308                         "${scripthdraddr} ${prefix}${boot_script_hdr} " \
309                         "&& esbc_validate ${scripthdraddr};"    \
310                 "source ${scriptaddr}\0"          \
311         "qspi_bootcmd=echo Trying load from qspi..;"    \
312                 "sf probe && sf read $load_addr "       \
313                 "$kernel_addr $kernel_size; env exists secureboot "     \
314                 "&& sf read $kernelheader_addr_r $kernelheader_addr "   \
315                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
316                 "bootm $load_addr#$board\0" \
317         "nor_bootcmd=echo Trying load from nor..;"      \
318                 "cp.b $kernel_addr $load_addr "         \
319                 "$kernel_size; env exists secureboot "  \
320                 "&& cp.b $kernelheader_addr $kernelheader_addr_r "      \
321                 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
322                 "bootm $load_addr#$board\0"     \
323         "sd_bootcmd=echo Trying load from SD ..;"       \
324                 "mmcinfo && mmc read $load_addr "       \
325                 "$kernel_addr_sd $kernel_size_sd && "   \
326                 "env exists secureboot && mmc read $kernelheader_addr_r "               \
327                 "$kernelhdr_addr_sd $kernelhdr_size_sd "                \
328                 " && esbc_validate ${kernelheader_addr_r};"     \
329                 "bootm $load_addr#$board\0"
330 #endif
331
332 /*
333  * Miscellaneous configurable options
334  */
335 #define CONFIG_SYS_BOOTMAPSZ            (256 << 20)
336
337 #define CONFIG_LS102XA_STREAM_ID
338
339 #define CONFIG_SYS_INIT_SP_OFFSET \
340         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
341 #define CONFIG_SYS_INIT_SP_ADDR \
342         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
343
344 /*
345  * Environment
346  */
347
348 #include <asm/fsl_secure_boot.h>
349 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
350
351 #endif