b97ee3434323007dfccc0dca334296d45beca4a1
[platform/kernel/u-boot.git] / include / configs / ls1021atwr.h
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #define CONFIG_LS102XA
11
12 #define CONFIG_ARMV7_PSCI_1_0
13
14 #define CONFIG_ARMV7_SECURE_BASE        OCRAM_BASE_S_ADDR
15
16 #define CONFIG_SYS_FSL_CLK
17
18 #define CONFIG_SKIP_LOWLEVEL_INIT
19 #define CONFIG_DEEP_SLEEP
20
21 /*
22  * Size of malloc() pool
23  */
24 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
25
26 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
27 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
28
29 /*
30  * USB
31  */
32
33 /*
34  * EHCI Support - disbaled by default as
35  * there is no signal coming out of soc on
36  * this board for this controller. However,
37  * the silicon still has this controller,
38  * and anyone can use this controller by
39  * taking signals out on their board.
40  */
41
42 /*#define CONFIG_HAS_FSL_DR_USB*/
43
44 #ifdef CONFIG_HAS_FSL_DR_USB
45 #define CONFIG_USB_EHCI
46 #define CONFIG_USB_EHCI_FSL
47 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
48 #endif
49
50 /* XHCI Support - enabled by default */
51 #define CONFIG_HAS_FSL_XHCI_USB
52
53 #ifdef CONFIG_HAS_FSL_XHCI_USB
54 #define CONFIG_USB_XHCI_FSL
55 #define CONFIG_USB_MAX_CONTROLLER_COUNT        1
56 #define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS     2
57 #endif
58
59 /*
60  * Generic Timer Definitions
61  */
62 #define GENERIC_TIMER_CLK               12500000
63
64 #define CONFIG_SYS_CLK_FREQ             100000000
65 #define CONFIG_DDR_CLK_FREQ             100000000
66
67 #define DDR_SDRAM_CFG                   0x470c0008
68 #define DDR_CS0_BNDS                    0x008000bf
69 #define DDR_CS0_CONFIG                  0x80014302
70 #define DDR_TIMING_CFG_0                0x50550004
71 #define DDR_TIMING_CFG_1                0xbcb38c56
72 #define DDR_TIMING_CFG_2                0x0040d120
73 #define DDR_TIMING_CFG_3                0x010e1000
74 #define DDR_TIMING_CFG_4                0x00000001
75 #define DDR_TIMING_CFG_5                0x03401400
76 #define DDR_SDRAM_CFG_2                 0x00401010
77 #define DDR_SDRAM_MODE                  0x00061c60
78 #define DDR_SDRAM_MODE_2                0x00180000
79 #define DDR_SDRAM_INTERVAL              0x18600618
80 #define DDR_DDR_WRLVL_CNTL              0x8655f605
81 #define DDR_DDR_WRLVL_CNTL_2            0x05060607
82 #define DDR_DDR_WRLVL_CNTL_3            0x05050505
83 #define DDR_DDR_CDR1                    0x80040000
84 #define DDR_DDR_CDR2                    0x00000001
85 #define DDR_SDRAM_CLK_CNTL              0x02000000
86 #define DDR_DDR_ZQ_CNTL                 0x89080600
87 #define DDR_CS0_CONFIG_2                0
88 #define DDR_SDRAM_CFG_MEM_EN            0x80000000
89 #define SDRAM_CFG2_D_INIT               0x00000010
90 #define DDR_CDR2_VREF_TRAIN_EN          0x00000080
91 #define SDRAM_CFG2_FRC_SR               0x80000000
92 #define SDRAM_CFG_BI                    0x00000001
93
94 #ifdef CONFIG_RAMBOOT_PBL
95 #define CONFIG_SYS_FSL_PBL_PBI  board/freescale/ls1021atwr/ls102xa_pbi.cfg
96 #endif
97
98 #ifdef CONFIG_SD_BOOT
99 #ifdef CONFIG_SD_BOOT_QSPI
100 #define CONFIG_SYS_FSL_PBL_RCW  \
101         board/freescale/ls1021atwr/ls102xa_rcw_sd_qspi.cfg
102 #else
103 #define CONFIG_SYS_FSL_PBL_RCW  \
104         board/freescale/ls1021atwr/ls102xa_rcw_sd_ifc.cfg
105 #endif
106 #define CONFIG_SPL_FRAMEWORK
107 #define CONFIG_SPL_LDSCRIPT     "arch/$(ARCH)/cpu/u-boot-spl.lds"
108
109 #ifdef CONFIG_SECURE_BOOT
110 /*
111  * HDR would be appended at end of image and copied to DDR along
112  * with U-Boot image.
113  */
114 #define CONFIG_U_BOOT_HDR_SIZE                          (16 << 10)
115 #endif /* ifdef CONFIG_SECURE_BOOT */
116
117 #define CONFIG_SPL_TEXT_BASE            0x10000000
118 #define CONFIG_SPL_MAX_SIZE             0x1a000
119 #define CONFIG_SPL_STACK                0x1001d000
120 #define CONFIG_SPL_PAD_TO               0x1c000
121 #define CONFIG_SYS_TEXT_BASE            0x82000000
122
123 #define CONFIG_SYS_SPL_MALLOC_START     (CONFIG_SYS_TEXT_BASE + \
124                 CONFIG_SYS_MONITOR_LEN)
125 #define CONFIG_SYS_SPL_MALLOC_SIZE      0x100000
126 #define CONFIG_SPL_BSS_START_ADDR       0x80100000
127 #define CONFIG_SPL_BSS_MAX_SIZE         0x80000
128
129 #ifdef CONFIG_U_BOOT_HDR_SIZE
130 /*
131  * HDR would be appended at end of image and copied to DDR along
132  * with U-Boot image. Here u-boot max. size is 512K. So if binary
133  * size increases then increase this size in case of secure boot as
134  * it uses raw u-boot image instead of fit image.
135  */
136 #define CONFIG_SYS_MONITOR_LEN          (0x80000 + CONFIG_U_BOOT_HDR_SIZE)
137 #else
138 #define CONFIG_SYS_MONITOR_LEN          0x80000
139 #endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
140 #endif
141
142 #ifdef CONFIG_QSPI_BOOT
143 #define CONFIG_SYS_TEXT_BASE            0x40010000
144 #endif
145
146 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
147 #define CONFIG_SYS_NO_FLASH
148 #endif
149
150 #ifndef CONFIG_SYS_TEXT_BASE
151 #define CONFIG_SYS_TEXT_BASE            0x60100000
152 #endif
153
154 #define CONFIG_NR_DRAM_BANKS            1
155 #define PHYS_SDRAM                      0x80000000
156 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
157
158 #define CONFIG_SYS_DDR_SDRAM_BASE      0x80000000UL
159 #define CONFIG_SYS_SDRAM_BASE          CONFIG_SYS_DDR_SDRAM_BASE
160
161 #define CONFIG_FSL_CAAM                 /* Enable CAAM */
162
163 #if !defined(CONFIG_SD_BOOT) && !defined(CONFIG_NAND_BOOT) && \
164         !defined(CONFIG_QSPI_BOOT)
165 #define CONFIG_U_QE
166 #endif
167
168 /*
169  * IFC Definitions
170  */
171 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
172 #define CONFIG_FSL_IFC
173 #define CONFIG_SYS_FLASH_BASE           0x60000000
174 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
175
176 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
177 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
178                                 CSPR_PORT_SIZE_16 | \
179                                 CSPR_MSEL_NOR | \
180                                 CSPR_V)
181 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(128 * 1024 * 1024)
182
183 /* NOR Flash Timing Params */
184 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_ADM_SHIFT(4) | \
185                                         CSOR_NOR_TRHZ_80)
186 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x4) | \
187                                         FTIM0_NOR_TEADC(0x5) | \
188                                         FTIM0_NOR_TAVDS(0x0) | \
189                                         FTIM0_NOR_TEAHC(0x5))
190 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x35) | \
191                                         FTIM1_NOR_TRAD_NOR(0x1A) | \
192                                         FTIM1_NOR_TSEQRAD_NOR(0x13))
193 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x4) | \
194                                         FTIM2_NOR_TCH(0x4) | \
195                                         FTIM2_NOR_TWP(0x1c) | \
196                                         FTIM2_NOR_TWPH(0x0e))
197 #define CONFIG_SYS_NOR_FTIM3            0
198
199 #define CONFIG_FLASH_CFI_DRIVER
200 #define CONFIG_SYS_FLASH_CFI
201 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
202 #define CONFIG_SYS_FLASH_QUIET_TEST
203 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
204
205 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
206 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
207 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
208 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
209
210 #define CONFIG_SYS_FLASH_EMPTY_INFO
211 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
212
213 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
214 #define CONFIG_SYS_WRITE_SWAPPED_DATA
215 #endif
216
217 /* CPLD */
218
219 #define CONFIG_SYS_CPLD_BASE    0x7fb00000
220 #define CPLD_BASE_PHYS          CONFIG_SYS_CPLD_BASE
221
222 #define CONFIG_SYS_FPGA_CSPR_EXT        (0x0)
223 #define CONFIG_SYS_FPGA_CSPR            (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
224                                         CSPR_PORT_SIZE_8 | \
225                                         CSPR_MSEL_GPCM | \
226                                         CSPR_V)
227 #define CONFIG_SYS_FPGA_AMASK           IFC_AMASK(64 * 1024)
228 #define CONFIG_SYS_FPGA_CSOR            (CSOR_NOR_ADM_SHIFT(4) | \
229                                         CSOR_NOR_NOR_MODE_AVD_NOR | \
230                                         CSOR_NOR_TRHZ_80)
231
232 /* CPLD Timing parameters for IFC GPCM */
233 #define CONFIG_SYS_FPGA_FTIM0           (FTIM0_GPCM_TACSE(0xf) | \
234                                         FTIM0_GPCM_TEADC(0xf) | \
235                                         FTIM0_GPCM_TEAHC(0xf))
236 #define CONFIG_SYS_FPGA_FTIM1           (FTIM1_GPCM_TACO(0xff) | \
237                                         FTIM1_GPCM_TRAD(0x3f))
238 #define CONFIG_SYS_FPGA_FTIM2           (FTIM2_GPCM_TCS(0xf) | \
239                                         FTIM2_GPCM_TCH(0xf) | \
240                                         FTIM2_GPCM_TWP(0xff))
241 #define CONFIG_SYS_FPGA_FTIM3           0x0
242 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
243 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
244 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
245 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
246 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
247 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
248 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
249 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
250 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_FPGA_CSPR_EXT
251 #define CONFIG_SYS_CSPR1                CONFIG_SYS_FPGA_CSPR
252 #define CONFIG_SYS_AMASK1               CONFIG_SYS_FPGA_AMASK
253 #define CONFIG_SYS_CSOR1                CONFIG_SYS_FPGA_CSOR
254 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_FPGA_FTIM0
255 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_FPGA_FTIM1
256 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_FPGA_FTIM2
257 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_FPGA_FTIM3
258
259 /*
260  * Serial Port
261  */
262 #ifdef CONFIG_LPUART
263 #define CONFIG_LPUART_32B_REG
264 #else
265 #define CONFIG_CONS_INDEX               1
266 #define CONFIG_SYS_NS16550_SERIAL
267 #ifndef CONFIG_DM_SERIAL
268 #define CONFIG_SYS_NS16550_REG_SIZE     1
269 #endif
270 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
271 #endif
272
273 #define CONFIG_BAUDRATE                 115200
274
275 /*
276  * I2C
277  */
278 #define CONFIG_SYS_I2C
279 #define CONFIG_SYS_I2C_MXC
280 #define CONFIG_SYS_I2C_MXC_I2C1         /* enable I2C bus 1 */
281 #define CONFIG_SYS_I2C_MXC_I2C2         /* enable I2C bus 2 */
282 #define CONFIG_SYS_I2C_MXC_I2C3         /* enable I2C bus 3 */
283
284 /* EEPROM */
285 #define CONFIG_ID_EEPROM
286 #define CONFIG_SYS_I2C_EEPROM_NXID
287 #define CONFIG_SYS_EEPROM_BUS_NUM               1
288 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x53
289 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          1
290 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
291 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   5
292
293 /*
294  * MMC
295  */
296 #define CONFIG_FSL_ESDHC
297 #define CONFIG_GENERIC_MMC
298
299 #define CONFIG_DOS_PARTITION
300 #define CONFIG_PARTITION_UUIDS
301 #define CONFIG_EFI_PARTITION
302 #define CONFIG_CMD_GPT
303
304 /* SPI */
305 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
306 /* QSPI */
307 #define QSPI0_AMBA_BASE                 0x40000000
308 #define FSL_QSPI_FLASH_SIZE             (1 << 24)
309 #define FSL_QSPI_FLASH_NUM              2
310
311 /* DSPI */
312 #endif
313
314 /* DM SPI */
315 #if defined(CONFIG_FSL_DSPI) || defined(CONFIG_FSL_QSPI)
316 #define CONFIG_DM_SPI_FLASH
317 #endif
318
319 /*
320  * Video
321  */
322 #define CONFIG_FSL_DCU_FB
323
324 #ifdef CONFIG_FSL_DCU_FB
325 #define CONFIG_CMD_BMP
326 #define CONFIG_VIDEO_LOGO
327 #define CONFIG_VIDEO_BMP_LOGO
328
329 #define CONFIG_FSL_DCU_SII9022A
330 #define CONFIG_SYS_I2C_DVI_BUS_NUM      1
331 #define CONFIG_SYS_I2C_DVI_ADDR         0x39
332 #endif
333
334 /*
335  * eTSEC
336  */
337 #define CONFIG_TSEC_ENET
338
339 #ifdef CONFIG_TSEC_ENET
340 #define CONFIG_MII
341 #define CONFIG_MII_DEFAULT_TSEC         1
342 #define CONFIG_TSEC1                    1
343 #define CONFIG_TSEC1_NAME               "eTSEC1"
344 #define CONFIG_TSEC2                    1
345 #define CONFIG_TSEC2_NAME               "eTSEC2"
346 #define CONFIG_TSEC3                    1
347 #define CONFIG_TSEC3_NAME               "eTSEC3"
348
349 #define TSEC1_PHY_ADDR                  2
350 #define TSEC2_PHY_ADDR                  0
351 #define TSEC3_PHY_ADDR                  1
352
353 #define TSEC1_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
354 #define TSEC2_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
355 #define TSEC3_FLAGS                     (TSEC_GIGABIT | TSEC_REDUCED)
356
357 #define TSEC1_PHYIDX                    0
358 #define TSEC2_PHYIDX                    0
359 #define TSEC3_PHYIDX                    0
360
361 #define CONFIG_ETHPRIME                 "eTSEC1"
362
363 #define CONFIG_PHY_GIGE
364 #define CONFIG_PHYLIB
365 #define CONFIG_PHY_ATHEROS
366
367 #define CONFIG_HAS_ETH0
368 #define CONFIG_HAS_ETH1
369 #define CONFIG_HAS_ETH2
370 #endif
371
372 /* PCIe */
373 #define CONFIG_PCIE1            /* PCIE controller 1 */
374 #define CONFIG_PCIE2            /* PCIE controller 2 */
375
376 #ifdef CONFIG_PCI
377 #define CONFIG_PCI_SCAN_SHOW
378 #define CONFIG_CMD_PCI
379 #endif
380
381 #define CONFIG_CMDLINE_TAG
382 #define CONFIG_CMDLINE_EDITING
383
384 #define CONFIG_PEN_ADDR_BIG_ENDIAN
385 #define CONFIG_LAYERSCAPE_NS_ACCESS
386 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
387 #define CONFIG_TIMER_CLK_FREQ           12500000
388
389 #define CONFIG_HWCONFIG
390 #define HWCONFIG_BUFFER_SIZE            256
391
392 #define CONFIG_FSL_DEVICE_DISABLE
393
394
395 #ifdef CONFIG_LPUART
396 #define CONFIG_EXTRA_ENV_SETTINGS       \
397         "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
398         "initrd_high=0xffffffff\0"      \
399         "fdt_high=0xffffffff\0"
400 #else
401 #define CONFIG_EXTRA_ENV_SETTINGS       \
402         "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
403         "initrd_high=0xffffffff\0"      \
404         "fdt_high=0xffffffff\0"
405 #endif
406
407 /*
408  * Miscellaneous configurable options
409  */
410 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
411 #define CONFIG_AUTO_COMPLETE
412 #define CONFIG_SYS_CBSIZE               256     /* Console I/O Buffer Size */
413 #define CONFIG_SYS_PBSIZE               \
414                 (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
415 #define CONFIG_SYS_MAXARGS              16      /* max number of command args */
416 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
417
418 #define CONFIG_SYS_MEMTEST_START        0x80000000
419 #define CONFIG_SYS_MEMTEST_END          0x9fffffff
420
421 #define CONFIG_SYS_LOAD_ADDR            0x82000000
422
423 #define CONFIG_LS102XA_STREAM_ID
424
425 /*
426  * Stack sizes
427  * The stack sizes are set up in start.S using the settings below
428  */
429 #define CONFIG_STACKSIZE                (30 * 1024)
430
431 #define CONFIG_SYS_INIT_SP_OFFSET \
432         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
433 #define CONFIG_SYS_INIT_SP_ADDR \
434         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
435
436 #ifdef CONFIG_SPL_BUILD
437 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
438 #else
439 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
440 #endif
441
442 #define CONFIG_SYS_QE_FW_ADDR     0x600c0000
443
444 /*
445  * Environment
446  */
447 #define CONFIG_ENV_OVERWRITE
448
449 #if defined(CONFIG_SD_BOOT)
450 #define CONFIG_ENV_OFFSET               0x100000
451 #define CONFIG_ENV_IS_IN_MMC
452 #define CONFIG_SYS_MMC_ENV_DEV          0
453 #define CONFIG_ENV_SIZE                 0x20000
454 #elif defined(CONFIG_QSPI_BOOT)
455 #define CONFIG_ENV_IS_IN_SPI_FLASH
456 #define CONFIG_ENV_SIZE                 0x2000
457 #define CONFIG_ENV_OFFSET               0x100000
458 #define CONFIG_ENV_SECT_SIZE            0x10000
459 #else
460 #define CONFIG_ENV_IS_IN_FLASH
461 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
462 #define CONFIG_ENV_SIZE                 0x20000
463 #define CONFIG_ENV_SECT_SIZE            0x20000 /* 128K (one sector) */
464 #endif
465
466 #define CONFIG_MISC_INIT_R
467
468 /* Hash command with SHA acceleration supported in hardware */
469 #ifdef CONFIG_FSL_CAAM
470 #define CONFIG_CMD_HASH
471 #define CONFIG_SHA_HW_ACCEL
472 #endif
473
474 #include <asm/fsl_secure_boot.h>
475 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
476
477 #endif