1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
10 #define CONFIG_ARMV7_SECURE_BASE OCRAM_BASE_S_ADDR
12 #define CONFIG_SYS_FSL_CLK
14 #define CONFIG_DEEP_SLEEP
16 #define CONFIG_SYS_INIT_RAM_ADDR OCRAM_BASE_ADDR
17 #define CONFIG_SYS_INIT_RAM_SIZE OCRAM_SIZE
20 unsigned long get_board_sys_clk(void);
23 #if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
24 #define CONFIG_SYS_CLK_FREQ 100000000
25 #define CONFIG_QIXIS_I2C_ACCESS
27 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
31 #define CONFIG_SPL_MAX_SIZE 0x1a000
32 #define CONFIG_SPL_STACK 0x1001d000
33 #define CONFIG_SPL_PAD_TO 0x1c000
35 #define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE + \
36 CONFIG_SYS_MONITOR_LEN)
37 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
38 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
39 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
40 #define CONFIG_SYS_MONITOR_LEN 0xc0000
43 #ifdef CONFIG_NAND_BOOT
44 #define CONFIG_SPL_MAX_SIZE 0x1a000
45 #define CONFIG_SPL_STACK 0x1001d000
46 #define CONFIG_SPL_PAD_TO 0x1c000
48 #define CONFIG_SYS_NAND_U_BOOT_SIZE (400 << 10)
49 #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO
50 #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
51 #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
53 #define CONFIG_SYS_SPL_MALLOC_START 0x80200000
54 #define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
55 #define CONFIG_SPL_BSS_START_ADDR 0x80100000
56 #define CONFIG_SPL_BSS_MAX_SIZE 0x80000
57 #define CONFIG_SYS_MONITOR_LEN 0x80000
60 #define SPD_EEPROM_ADDRESS 0x51
61 #define CONFIG_SYS_SPD_BUS_NUM 0
63 #ifndef CONFIG_SYS_FSL_DDR4
64 #define CONFIG_SYS_DDR_RAW_TIMING
66 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
67 #define CONFIG_CHIP_SELECTS_PER_CTRL 4
69 #define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000UL
70 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
73 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
79 #if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
80 #define CONFIG_FSL_IFC
81 #define CONFIG_SYS_FLASH_BASE 0x60000000
82 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
84 #define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
85 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
89 #define CONFIG_SYS_NOR1_CSPR_EXT (0x0)
90 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
95 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
97 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
99 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
100 FTIM0_NOR_TEADC(0x5) | \
101 FTIM0_NOR_TEAHC(0x5))
102 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
103 FTIM1_NOR_TRAD_NOR(0x1a) | \
104 FTIM1_NOR_TSEQRAD_NOR(0x13))
105 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
106 FTIM2_NOR_TCH(0x4) | \
107 FTIM2_NOR_TWPH(0xe) | \
109 #define CONFIG_SYS_NOR_FTIM3 0
111 #define CONFIG_SYS_FLASH_QUIET_TEST
112 #define CONFIG_FLASH_SHOW_PROGRESS 45
113 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
114 #define CONFIG_SYS_WRITE_SWAPPED_DATA
116 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
117 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
118 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
119 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
121 #define CONFIG_SYS_FLASH_EMPTY_INFO
122 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS, \
123 CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
126 * NAND Flash Definitions
128 #define CONFIG_NAND_FSL_IFC
130 #define CONFIG_SYS_NAND_BASE 0x7e800000
131 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
133 #define CONFIG_SYS_NAND_CSPR_EXT (0x0)
135 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
139 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
140 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
141 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
142 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
143 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
144 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
145 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */ \
146 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
148 #define CONFIG_SYS_NAND_ONFI_DETECTION
150 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
151 FTIM0_NAND_TWP(0x18) | \
152 FTIM0_NAND_TWCHT(0x7) | \
154 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
155 FTIM1_NAND_TWBE(0x39) | \
156 FTIM1_NAND_TRR(0xe) | \
157 FTIM1_NAND_TRP(0x18))
158 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
159 FTIM2_NAND_TREH(0xa) | \
160 FTIM2_NAND_TWHRE(0x1e))
161 #define CONFIG_SYS_NAND_FTIM3 0x0
163 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
164 #define CONFIG_SYS_MAX_NAND_DEVICE 1
170 #define CONFIG_FSL_QIXIS
172 #ifdef CONFIG_FSL_QIXIS
173 #define QIXIS_BASE 0x7fb00000
174 #define QIXIS_BASE_PHYS QIXIS_BASE
175 #define CONFIG_SYS_I2C_FPGA_ADDR 0x66
176 #define QIXIS_LBMAP_SWITCH 6
177 #define QIXIS_LBMAP_MASK 0x0f
178 #define QIXIS_LBMAP_SHIFT 0
179 #define QIXIS_LBMAP_DFLTBANK 0x00
180 #define QIXIS_LBMAP_ALTBANK 0x04
181 #define QIXIS_PWR_CTL 0x21
182 #define QIXIS_PWR_CTL_POWEROFF 0x80
183 #define QIXIS_RST_CTL_RESET 0x44
184 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
185 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
186 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
187 #define QIXIS_CTL_SYS 0x5
188 #define QIXIS_CTL_SYS_EVTSW_MASK 0x0c
189 #define QIXIS_CTL_SYS_EVTSW_IRQ 0x04
190 #define QIXIS_RST_FORCE_3 0x45
191 #define QIXIS_RST_FORCE_3_PCIESLOT1 0x80
192 #define QIXIS_PWR_CTL2 0x21
193 #define QIXIS_PWR_CTL2_PCTL 0x2
195 #define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
196 #define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) | \
200 #define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64 * 1024)
201 #define CONFIG_SYS_FPGA_CSOR (CSOR_NOR_ADM_SHIFT(4) | \
202 CSOR_NOR_NOR_MODE_AVD_NOR | \
206 * QIXIS Timing parameters for IFC GPCM
208 #define CONFIG_SYS_FPGA_FTIM0 (FTIM0_GPCM_TACSE(0xe) | \
209 FTIM0_GPCM_TEADC(0xe) | \
210 FTIM0_GPCM_TEAHC(0xe))
211 #define CONFIG_SYS_FPGA_FTIM1 (FTIM1_GPCM_TACO(0xe) | \
212 FTIM1_GPCM_TRAD(0x1f))
213 #define CONFIG_SYS_FPGA_FTIM2 (FTIM2_GPCM_TCS(0xe) | \
214 FTIM2_GPCM_TCH(0xe) | \
215 FTIM2_GPCM_TWP(0xf0))
216 #define CONFIG_SYS_FPGA_FTIM3 0x0
219 #if defined(CONFIG_NAND_BOOT)
220 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
221 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
222 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
223 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
224 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
225 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
226 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
227 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
228 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
229 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
230 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
231 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
232 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
233 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
234 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
235 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
236 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
237 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
238 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
239 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
240 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
241 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
242 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
243 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
244 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
245 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
246 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
247 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
248 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
249 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
250 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
251 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
253 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
254 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
255 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
256 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
257 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
258 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
259 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
260 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
261 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
262 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
263 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
264 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
265 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
266 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
267 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
268 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
269 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
270 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
271 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
272 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
273 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
274 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
275 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
276 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
277 #define CONFIG_SYS_CSPR3_EXT CONFIG_SYS_FPGA_CSPR_EXT
278 #define CONFIG_SYS_CSPR3 CONFIG_SYS_FPGA_CSPR
279 #define CONFIG_SYS_AMASK3 CONFIG_SYS_FPGA_AMASK
280 #define CONFIG_SYS_CSOR3 CONFIG_SYS_FPGA_CSOR
281 #define CONFIG_SYS_CS3_FTIM0 CONFIG_SYS_FPGA_FTIM0
282 #define CONFIG_SYS_CS3_FTIM1 CONFIG_SYS_FPGA_FTIM1
283 #define CONFIG_SYS_CS3_FTIM2 CONFIG_SYS_FPGA_FTIM2
284 #define CONFIG_SYS_CS3_FTIM3 CONFIG_SYS_FPGA_FTIM3
291 #define CONFIG_LPUART_32B_REG
293 #define CONFIG_SYS_NS16550_SERIAL
294 #ifndef CONFIG_DM_SERIAL
295 #define CONFIG_SYS_NS16550_REG_SIZE 1
297 #define CONFIG_SYS_NS16550_CLK get_serial_clock()
305 #ifdef CONFIG_DM_GPIO
306 #ifndef CONFIG_MPC8XXX_GPIO
307 #define CONFIG_MPC8XXX_GPIO
312 #define CONFIG_SYS_I2C_EEPROM_NXID
313 #define CONFIG_SYS_EEPROM_BUS_NUM 0
316 * I2C bus multiplexer
318 #define I2C_MUX_PCA_ADDR_PRI 0x77
319 #define I2C_MUX_CH_DEFAULT 0x8
320 #define I2C_MUX_CH_CH7301 0xC
329 #ifdef CONFIG_VIDEO_FSL_DCU_FB
330 #define CONFIG_VIDEO_LOGO
331 #define CONFIG_VIDEO_BMP_LOGO
333 #define CONFIG_FSL_DIU_CH7301
334 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
335 #define CONFIG_SYS_I2C_QIXIS_ADDR 0x66
336 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
343 #ifdef CONFIG_TSEC_ENET
344 #define CONFIG_MII_DEFAULT_TSEC 3
345 #define CONFIG_TSEC1 1
346 #define CONFIG_TSEC1_NAME "eTSEC1"
347 #define CONFIG_TSEC2 1
348 #define CONFIG_TSEC2_NAME "eTSEC2"
349 #define CONFIG_TSEC3 1
350 #define CONFIG_TSEC3_NAME "eTSEC3"
352 #define TSEC1_PHY_ADDR 1
353 #define TSEC2_PHY_ADDR 2
354 #define TSEC3_PHY_ADDR 3
356 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
357 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
358 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
360 #define TSEC1_PHYIDX 0
361 #define TSEC2_PHYIDX 0
362 #define TSEC3_PHYIDX 0
364 #define CONFIG_ETHPRIME "eTSEC1"
366 #define CONFIG_HAS_ETH0
367 #define CONFIG_HAS_ETH1
368 #define CONFIG_HAS_ETH2
370 #define CONFIG_FSL_SGMII_RISER 1
371 #define SGMII_RISER_PHY_OFFSET 0x1b
373 #ifdef CONFIG_FSL_SGMII_RISER
374 #define CONFIG_SYS_TBIPA_VALUE 8
380 #define CONFIG_PCIE1 /* PCIE controller 1 */
381 #define CONFIG_PCIE2 /* PCIE controller 2 */
384 #define CONFIG_PCI_SCAN_SHOW
387 #define CONFIG_PEN_ADDR_BIG_ENDIAN
388 #define CONFIG_LAYERSCAPE_NS_ACCESS
389 #define CONFIG_SMP_PEN_ADDR 0x01ee0200
390 #define COUNTER_FREQUENCY 12500000
392 #define CONFIG_HWCONFIG
393 #define HWCONFIG_BUFFER_SIZE 256
395 #define CONFIG_FSL_DEVICE_DISABLE
398 #define CONFIG_SYS_QE_FW_ADDR 0x60940000
401 #define CONFIG_EXTRA_ENV_SETTINGS \
402 "bootargs=root=/dev/ram0 rw console=ttyLP0,115200\0" \
403 "initrd_high=0xffffffff\0" \
404 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
406 #define CONFIG_EXTRA_ENV_SETTINGS \
407 "bootargs=root=/dev/ram0 rw console=ttyS0,115200\0" \
408 "initrd_high=0xffffffff\0" \
409 "hwconfig=fsl_ddr:ctlr_intlv=null,bank_intlv=null\0"
413 * Miscellaneous configurable options
415 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
417 #define CONFIG_LS102XA_STREAM_ID
419 #define CONFIG_SYS_INIT_SP_OFFSET \
420 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
421 #define CONFIG_SYS_INIT_SP_ADDR \
422 (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
424 #ifdef CONFIG_SPL_BUILD
425 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
427 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
434 #include <asm/fsl_secure_boot.h>
435 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */