Convert CONFIG_SKIP_LOWLEVEL_INIT et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / km / pg-wcom-ls102xa.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2020 Hitachi Power Grids. All rights reserved.
4  */
5
6 #ifndef __CONFIG_PG_WCOM_LS102XA_H
7 #define __CONFIG_PG_WCOM_LS102XA_H
8
9 #define CONFIG_SYS_FSL_CLK
10
11 /* include common defines/options for all Keymile boards */
12 #include "keymile-common.h"
13
14 /*
15  * Size of malloc() pool
16  */
17 #define CONFIG_SYS_MALLOC_LEN           (CONFIG_ENV_SIZE + 16 * 1024 * 1024)
18
19 #define CONFIG_SYS_INIT_RAM_ADDR        OCRAM_BASE_ADDR
20 #define CONFIG_SYS_INIT_RAM_SIZE        OCRAM_SIZE
21
22 #define CONFIG_PRAM                     ((CONFIG_KM_PNVRAM + \
23                                           CONFIG_KM_PHRAM + \
24                                           CONFIG_KM_RESERVED_PRAM) >> 10)
25
26 #define CONFIG_SYS_CLK_FREQ             66666666
27
28 #define PHYS_SDRAM                      0x80000000
29 #define PHYS_SDRAM_SIZE                 (1u * 1024 * 1024 * 1024)
30
31 #define CONFIG_SYS_DDR_SDRAM_BASE       0x80000000UL
32 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
33
34 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
35 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
36
37 #define CONFIG_SYS_SPD_BUS_NUM          0
38 #define SPD_EEPROM_ADDRESS              0x54
39
40 /* POST memory regions test */
41 #define CONFIG_POST                     (CONFIG_SYS_POST_MEM_REGIONS)
42 #define CONFIG_POST_EXTERNAL_WORD_FUNCS
43
44 /*
45  * IFC Definitions
46  */
47 /* NOR Flash Definitions */
48 #define CONFIG_FSL_IFC
49 #define CONFIG_SYS_FLASH_BASE           0x60000000
50 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
51
52 #define CONFIG_SYS_NOR0_CSPR_EXT        (0x0)
53 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
54                                 CSPR_PORT_SIZE_16 | \
55                                 CSPR_TE | \
56                                 CSPR_MSEL_NOR | \
57                                 CSPR_V)
58 #define CONFIG_SYS_NOR_AMASK            IFC_AMASK(64 * 1024 * 1024)
59
60 #define CONFIG_SYS_NOR_CSOR             (CSOR_NOR_AVD_TGL_PGM_EN | \
61                                         CSOR_NOR_ADM_SHIFT(0x4) | \
62                                         CSOR_NOR_NOR_MODE_ASYNC_NOR | \
63                                         CSOR_NOR_TRHZ_20 | \
64                                         CSOR_NOR_BCTLD)
65 #define CONFIG_SYS_NOR_FTIM0            (FTIM0_NOR_TACSE(0x1) | \
66                                         FTIM0_NOR_TEADC(0x7) | \
67                                         FTIM0_NOR_TAVDS(0x0) | \
68                                         FTIM0_NOR_TEAHC(0x1))
69 #define CONFIG_SYS_NOR_FTIM1            (FTIM1_NOR_TACO(0x1) | \
70                                         FTIM1_NOR_TRAD_NOR(0x21) | \
71                                         FTIM1_NOR_TSEQRAD_NOR(0x21))
72 #define CONFIG_SYS_NOR_FTIM2            (FTIM2_NOR_TCS(0x1) | \
73                                         FTIM2_NOR_TCH(0x1) | \
74                                         FTIM2_NOR_TWPH(0x6) | \
75                                         FTIM2_NOR_TWP(0xb))
76 #define CONFIG_SYS_NOR_FTIM3            0
77
78 #define CONFIG_SYS_FLASH_QUIET_TEST
79 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
80
81 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
82 #define CONFIG_SYS_MAX_FLASH_SECT       512     /* sectors per device */
83 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
84 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
85
86 #define CONFIG_SYS_FLASH_EMPTY_INFO
87 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE_PHYS }
88
89 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
90 #define CONFIG_SYS_WRITE_SWAPPED_DATA
91
92 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
93 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
94 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
95 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
96 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
97 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
98 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
99 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
100
101 /* NAND Flash Definitions */
102 #define CONFIG_NAND_FSL_IFC
103 #define CONFIG_SYS_NAND_BASE            0x68000000
104 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
105
106 #define CONFIG_SYS_NAND_CSPR_EXT        (0x0)
107 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE) | \
108                                 CSPR_PORT_SIZE_8 | \
109                                 CSPR_TE | \
110                                 CSPR_MSEL_NAND | \
111                                 CSPR_V)
112 #define CONFIG_SYS_NAND_AMASK           IFC_AMASK(64 * 1024)
113 #define CONFIG_SYS_NAND_CSOR            (CSOR_NAND_ECC_ENC_EN \
114                                         | CSOR_NAND_ECC_DEC_EN \
115                                         | CSOR_NAND_ECC_MODE_4 \
116                                         | CSOR_NAND_RAL_3 \
117                                         | CSOR_NAND_PGS_2K \
118                                         | CSOR_NAND_SPRZ_64 \
119                                         | CSOR_NAND_PB(64) \
120                                         | CSOR_NAND_TRHZ_40 \
121                                         | CSOR_NAND_BCTLD)
122
123 #define CONFIG_SYS_NAND_ONFI_DETECTION
124
125 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x3) | \
126                                         FTIM0_NAND_TWP(0x8) | \
127                                         FTIM0_NAND_TWCHT(0x3) | \
128                                         FTIM0_NAND_TWH(0x5))
129 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x1e) | \
130                                         FTIM1_NAND_TWBE(0x1e) | \
131                                         FTIM1_NAND_TRR(0x6) | \
132                                         FTIM1_NAND_TRP(0x8))
133 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x9) | \
134                                         FTIM2_NAND_TREH(0x5) | \
135                                         FTIM2_NAND_TWHRE(0x3c))
136 #define CONFIG_SYS_NAND_FTIM3           (FTIM3_NAND_TWW(0x1e))
137
138 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
139 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
140 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
141 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
142 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
143 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
144 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
145 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
146
147 #define CONFIG_SYS_MAX_NAND_DEVICE      1
148 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
149 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
150
151 /* QRIO FPGA Definitions */
152 #define CONFIG_SYS_QRIO_BASE            0x70000000
153 #define CONFIG_SYS_QRIO_BASE_PHYS       CONFIG_SYS_QRIO_BASE
154
155 #define CONFIG_SYS_CSPR2_EXT            (0x00)
156 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_QRIO_BASE) | \
157                                         CSPR_PORT_SIZE_8 | \
158                                         CSPR_TE | \
159                                         CSPR_MSEL_GPCM | \
160                                         CSPR_V)
161 #define CONFIG_SYS_AMASK2               IFC_AMASK(64 * 1024)
162 #define CONFIG_SYS_CSOR2                (CSOR_GPCM_ADM_SHIFT(0x4) | \
163                                         CSOR_GPCM_TRHZ_20 | \
164                                         CSOR_GPCM_BCTLD)
165 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x2) | \
166                                         FTIM0_GPCM_TEADC(0x8) | \
167                                         FTIM0_GPCM_TEAHC(0x2))
168 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x2) | \
169                                         FTIM1_GPCM_TRAD(0x6))
170 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x1) | \
171                                         FTIM2_GPCM_TCH(0x1) | \
172                                         FTIM2_GPCM_TWP(0x7))
173 #define CONFIG_SYS_CS2_FTIM3            0x04000000
174
175 /*
176  * Serial Port
177  */
178 #define CONFIG_SYS_NS16550_SERIAL
179 #define CONFIG_SYS_NS16550_CLK          get_serial_clock()
180
181 /*
182  * I2C
183  */
184 #define CONFIG_SYS_I2C_INIT_BOARD
185
186 #define CONFIG_I2C_MULTI_BUS
187 #define CONFIG_SYS_I2C_MAX_HOPS         1
188 #define CONFIG_SYS_NUM_I2C_BUSES        3
189 #define I2C_MUX_PCA_ADDR                0x70
190 #define I2C_MUX_CH_DEFAULT              0x0
191 #define CONFIG_SYS_I2C_BUSES    {       {0, {I2C_NULL_HOP} }, \
192                                         {0, {{I2C_MUX_PCA9547, 0x70, 1 } } }, \
193                                         {1, {I2C_NULL_HOP}                 }, \
194                                 }
195
196 /*
197  * eTSEC
198  */
199 #ifdef CONFIG_TSEC_ENET
200 #define CONFIG_ETHPRIME                 "ethernet@2d90000"
201 #endif
202
203 #define CONFIG_LAYERSCAPE_NS_ACCESS
204 #define CONFIG_SMP_PEN_ADDR             0x01ee0200
205 #define COUNTER_FREQUENCY               8333333
206
207 #define CONFIG_HWCONFIG
208 #define HWCONFIG_BUFFER_SIZE            256
209 #define CONFIG_FSL_DEVICE_DISABLE
210
211 /*
212  * Miscellaneous configurable options
213  */
214
215 #define CONFIG_LS102XA_STREAM_ID
216
217 #define CONFIG_SYS_INIT_SP_OFFSET \
218         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
219 #define CONFIG_SYS_INIT_SP_ADDR \
220         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
221
222 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
223 #define CONFIG_SYS_MONITOR_LEN          0x100000     /* 1Mbyte */
224 #define CONFIG_SYS_QE_FW_ADDR           0x60020000
225
226 #define CONFIG_SYS_BOOTCOUNT_BE
227
228 /*
229  * Environment
230  */
231
232 #define CONFIG_ENV_TOTAL_SIZE           0x40000
233 #define ENV_DEL_ADDR            CONFIG_ENV_ADDR_REDUND  /* direct for newenv */
234
235 #ifndef CONFIG_KM_DEF_ENV               /* if not set by keymile-common.h */
236 #define CONFIG_KM_DEF_ENV
237 #endif
238
239 #ifndef CONFIG_KM_DEF_BOOT_ARGS_CPU
240 #define CONFIG_KM_DEF_BOOT_ARGS_CPU             ""
241 #endif
242
243 #define CONFIG_KM_DEF_ENV_CPU                                           \
244         "boot=bootm ${load_addr_r} - ${fdt_addr_r}\0"                   \
245         "cramfsloadfdt="                                                \
246                 "cramfsload ${fdt_addr_r} "                             \
247                 "fdt_0x${IVM_BoardId}_0x${IVM_HWKey}.dtb\0"             \
248         "u-boot=" CONFIG_HOSTNAME "/u-boot.bin\0"                       \
249         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
250                 " +${filesize} && "                                     \
251                 "erase " __stringify(CONFIG_SYS_MONITOR_BASE)           \
252                 " +${filesize} && "                                     \
253                 "cp.b ${load_addr_r} "                                  \
254                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize} && " \
255                 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE)      \
256                 " +${filesize}\0"                                       \
257         "update-nor=protect off " __stringify(CONFIG_SYS_FLASH_BASE)    \
258                 " +${filesize} && "                                     \
259                 "erase " __stringify(CONFIG_SYS_FLASH_BASE)             \
260                 " +${filesize} && "                                     \
261                 "cp.b ${load_addr_r} "                                  \
262                 __stringify(CONFIG_SYS_FLASH_BASE) " ${filesize} && "   \
263                 "protect on " __stringify(CONFIG_SYS_MONITOR_BASE)      \
264                 " +" __stringify(CONFIG_SYS_MONITOR_LEN)"\0"            \
265         "set_fdthigh=true\0"                    \
266         "checkfdt=true\0"                                               \
267         ""
268
269 #define CONFIG_KM_NEW_ENV                                               \
270         "newenv=protect off " __stringify(ENV_DEL_ADDR)                 \
271                 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && "          \
272                 "erase " __stringify(ENV_DEL_ADDR)                      \
273                 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) " && "          \
274                 "protect on " __stringify(ENV_DEL_ADDR)                 \
275                 " +" __stringify(CONFIG_ENV_TOTAL_SIZE) "\0"
276
277 #define CONFIG_HW_ENV_SETTINGS                                          \
278         "hwconfig=devdis:esdhc,usb3,usb2,sata,sec,dcu,duart2,qspi,"     \
279                         "can1,can2_4,ftm2_8,i2c2_3,sai1_4,lpuart2_6,"   \
280                         "asrc,spdif,lpuart1,ftm1\0"
281
282 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
283         CONFIG_KM_NEW_ENV                                               \
284         CONFIG_KM_DEF_ENV                                               \
285         CONFIG_HW_ENV_SETTINGS                                          \
286         "EEprom_ivm=pca9547:70:9\0"                                     \
287         "ethrotate=no\0"                                                \
288         ""
289
290 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
291 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Increase map for Linux */
292
293 #endif