imx8mp_evk: Delete noncached memory config
[platform/kernel/u-boot.git] / include / configs / imx8mp_evk.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2019 NXP
4  */
5
6 #ifndef __IMX8MP_EVK_H
7 #define __IMX8MP_EVK_H
8
9 #include <linux/sizes.h>
10 #include <linux/stringify.h>
11 #include <asm/arch/imx-regs.h>
12
13 #define CONFIG_SYS_BOOTM_LEN            (32 * SZ_1M)
14
15 #define CONFIG_SPL_MAX_SIZE             (152 * 1024)
16 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
17 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_USE_SECTOR
18 #define CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR 0x300
19 #define CONFIG_SYS_UBOOT_BASE   (QSPI0_AMBA_BASE + CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)
20
21 #ifdef CONFIG_SPL_BUILD
22 /*#define CONFIG_ENABLE_DDR_TRAINING_DEBUG*/
23 #define CONFIG_SPL_LDSCRIPT             "arch/arm/cpu/armv8/u-boot-spl.lds"
24 #define CONFIG_SPL_STACK                0x960000
25 #define CONFIG_SPL_BSS_START_ADDR       0x0098FC00
26 #define CONFIG_SPL_BSS_MAX_SIZE         0x400   /* 1 KB */
27 #define CONFIG_SYS_SPL_MALLOC_START     0x42200000
28 #define CONFIG_SYS_SPL_MALLOC_SIZE      SZ_512K /* 512 KB */
29
30 #define CONFIG_SPL_ABORT_ON_RAW_IMAGE
31
32 #undef CONFIG_DM_MMC
33
34 #define CONFIG_POWER_PCA9450
35
36 #endif
37
38 #if defined(CONFIG_CMD_NET)
39 #define CONFIG_ETHPRIME                 "eth1" /* Set eqos to primary since we use its MDIO */
40
41 #define CONFIG_FEC_XCV_TYPE             RGMII
42 #define CONFIG_FEC_MXC_PHYADDR          1
43 #define FEC_QUIRK_ENET_MAC
44
45 #define DWC_NET_PHYADDR                 1
46
47 #define PHY_ANEG_TIMEOUT 20000
48
49 #endif
50
51 #ifndef CONFIG_SPL_BUILD
52 #define BOOT_TARGET_DEVICES(func) \
53        func(MMC, mmc, 1) \
54        func(MMC, mmc, 2)
55
56 #include <config_distro_bootcmd.h>
57 #endif
58
59 /* Initial environment variables */
60 #define CONFIG_EXTRA_ENV_SETTINGS               \
61         BOOTENV \
62         "scriptaddr=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
63         "kernel_addr_r=" __stringify(CONFIG_SYS_LOAD_ADDR) "\0" \
64         "image=Image\0" \
65         "console=ttymxc1,115200 earlycon=ec_imx6q,0x30890000,115200\0" \
66         "fdt_addr_r=0x43000000\0"                       \
67         "boot_fdt=try\0" \
68         "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0" \
69         "initrd_addr=0x43800000\0"              \
70         "bootm_size=0x10000000\0" \
71         "mmcpart=" __stringify(CONFIG_SYS_MMC_IMG_LOAD_PART) "\0" \
72         "mmcroot=" CONFIG_MMCROOT " rootwait rw\0" \
73
74 /* Link Definitions */
75
76 #define CONFIG_SYS_INIT_RAM_ADDR        0x40000000
77 #define CONFIG_SYS_INIT_RAM_SIZE        0x80000
78 #define CONFIG_SYS_INIT_SP_OFFSET \
79         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
80 #define CONFIG_SYS_INIT_SP_ADDR \
81         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
82
83 #define CONFIG_MMCROOT                  "/dev/mmcblk1p2"  /* USDHC2 */
84
85 /* Totally 6GB DDR */
86 #define CONFIG_SYS_SDRAM_BASE           0x40000000
87 #define PHYS_SDRAM                      0x40000000
88 #define PHYS_SDRAM_SIZE                 0xC0000000      /* 3 GB */
89 #define PHYS_SDRAM_2                    0x100000000
90 #define PHYS_SDRAM_2_SIZE               0xC0000000      /* 3 GB */
91
92 #define CONFIG_MXC_UART_BASE            UART2_BASE_ADDR
93
94 /* Monitor Command Prompt */
95 #define CONFIG_SYS_CBSIZE               2048
96 #define CONFIG_SYS_MAXARGS              64
97 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
98 #define CONFIG_SYS_PBSIZE               (CONFIG_SYS_CBSIZE + \
99                                         sizeof(CONFIG_SYS_PROMPT) + 16)
100
101 #define CONFIG_FSL_USDHC
102
103 #define CONFIG_SYS_FSL_USDHC_NUM        2
104 #define CONFIG_SYS_FSL_ESDHC_ADDR       0
105
106 #define CONFIG_SYS_MMC_IMG_LOAD_PART    1
107
108 #endif