mpc83xx: Migrate arbiter config to Kconfig
[platform/kernel/u-boot.git] / include / configs / hrcon.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2014
4  * Dirk Eibach,  Guntermann & Drunck GmbH, dirk.eibach@gdsys.cc
5  *
6  */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 /*
12  * High Level Configuration Options
13  */
14 #define CONFIG_E300             1 /* E300 family */
15
16 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC83xx_ESDHC_ADDR
17
18 /*
19  * SERDES
20  */
21 #define CONFIG_FSL_SERDES
22 #define CONFIG_FSL_SERDES1      0xe3000
23
24 #define CONFIG_SYS_SPCR_TSECEP  3 /* eTSEC emergency priority is highest */
25
26 /*
27  * DDR Setup
28  */
29 #define CONFIG_SYS_DDR_BASE             0x00000000 /* DDR is system memory */
30 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
31 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
32 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
33 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
34                                 | DDRCDR_PZ_LOZ \
35                                 | DDRCDR_NZ_LOZ \
36                                 | DDRCDR_ODT \
37                                 | DDRCDR_Q_DRN)
38                                 /* 0x7b880001 */
39 /*
40  * Manually set up DDR parameters
41  * consist of one chip NT5TU64M16HG from NANYA
42  */
43
44 #define CONFIG_SYS_DDR_SIZE             128 /* MB */
45
46 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
47 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
48                                 | CSCONFIG_ODT_RD_NEVER \
49                                 | CSCONFIG_ODT_WR_ONLY_CURRENT \
50                                 | CSCONFIG_BANK_BIT_3 \
51                                 | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
52                                 /* 0x80010102 */
53 #define CONFIG_SYS_DDR_TIMING_3 0
54 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
55                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
56                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
57                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
58                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
59                                 | (6 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
60                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
61                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
62                                 /* 0x00260802 */
63 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
64                                 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
65                                 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
66                                 | (7 << TIMING_CFG1_CASLAT_SHIFT) \
67                                 | (9 << TIMING_CFG1_REFREC_SHIFT) \
68                                 | (2 << TIMING_CFG1_WRREC_SHIFT) \
69                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
70                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
71                                 /* 0x26279222 */
72 #define CONFIG_SYS_DDR_TIMING_2 ((0 << TIMING_CFG2_ADD_LAT_SHIFT) \
73                                 | (4 << TIMING_CFG2_CPO_SHIFT) \
74                                 | (3 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
75                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
76                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
77                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
78                                 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
79                                 /* 0x021848c5 */
80 #define CONFIG_SYS_DDR_INTERVAL ((0x0824 << SDRAM_INTERVAL_REFINT_SHIFT) \
81                                 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
82                                 /* 0x08240100 */
83 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
84                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
85                                 | SDRAM_CFG_DBW_16)
86                                 /* 0x43100000 */
87
88 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000 /* 1 posted refresh */
89 #define CONFIG_SYS_DDR_MODE             ((0x0440 << SDRAM_MODE_ESD_SHIFT) \
90                                 | (0x0242 << SDRAM_MODE_SD_SHIFT))
91                                 /* ODT 150ohm CL=4, AL=0 on SDRAM */
92 #define CONFIG_SYS_DDR_MODE2            0x00000000
93
94 /*
95  * Memory test
96  */
97 #define CONFIG_SYS_MEMTEST_START        0x00001000 /* memtest region */
98 #define CONFIG_SYS_MEMTEST_END          0x07f00000
99
100 /*
101  * The reserved memory
102  */
103 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
104
105 #define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
106 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024) /* Reserved for malloc */
107
108 /*
109  * Initial RAM Base Address Setup
110  */
111 #define CONFIG_SYS_INIT_RAM_LOCK        1
112 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
113 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
114 #define CONFIG_SYS_GBL_DATA_OFFSET      \
115         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
116
117 /*
118  * Local Bus Configuration & Clock Setup
119  */
120 #define CONFIG_SYS_LCRR_DBYP            LCRR_DBYP
121 #define CONFIG_SYS_LCRR_CLKDIV          LCRR_CLKDIV_2
122 #define CONFIG_SYS_LBC_LBCR             0x00040000
123
124 /*
125  * FLASH on the Local Bus
126  */
127 #if 1
128 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
129 #define CONFIG_FLASH_CFI_LEGACY
130 #define CONFIG_SYS_FLASH_LEGACY_512Kx16
131 #endif
132
133 #define CONFIG_SYS_FLASH_BASE           0xFE000000 /* FLASH base address */
134 #define CONFIG_SYS_FLASH_SIZE           8 /* FLASH size is up to 8M */
135
136
137 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
138 #define CONFIG_SYS_MAX_FLASH_SECT       135
139
140 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000 /* Flash Erase Timeout (ms) */
141 #define CONFIG_SYS_FLASH_WRITE_TOUT     500 /* Flash Write Timeout (ms) */
142
143 /*
144  * FPGA
145  */
146 #define CONFIG_SYS_FPGA0_BASE           0xE0600000
147 #define CONFIG_SYS_FPGA0_SIZE           1 /* FPGA size is 1M */
148
149
150 #define CONFIG_SYS_FPGA_BASE(k)         CONFIG_SYS_FPGA0_BASE
151 #define CONFIG_SYS_FPGA_DONE(k)         0x0010
152
153 #define CONFIG_SYS_FPGA_COUNT           1
154
155 #define CONFIG_SYS_MCLINK_MAX           3
156
157 #define CONFIG_SYS_FPGA_PTR \
158         { (struct ihs_fpga *)CONFIG_SYS_FPGA0_BASE, NULL, NULL, NULL }
159
160 /*
161  * Serial Port
162  */
163 #define CONFIG_SYS_NS16550_SERIAL
164 #define CONFIG_SYS_NS16550_REG_SIZE     1
165 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
166
167 #define CONFIG_SYS_BAUDRATE_TABLE  \
168         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
169
170 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
171 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
172
173 /* Pass open firmware flat tree */
174
175 /* I2C */
176 #define CONFIG_SYS_I2C
177 #define CONFIG_SYS_I2C_FSL
178 #define CONFIG_SYS_FSL_I2C_SPEED        400000
179 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
180 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
181
182 #define CONFIG_PCA953X                  /* NXP PCA9554 */
183 #define CONFIG_PCA9698                  /* NXP PCA9698 */
184
185 #define CONFIG_SYS_I2C_IHS
186 #define CONFIG_SYS_I2C_IHS_CH0
187 #define CONFIG_SYS_I2C_IHS_SPEED_0              50000
188 #define CONFIG_SYS_I2C_IHS_SLAVE_0              0x7F
189 #define CONFIG_SYS_I2C_IHS_CH1
190 #define CONFIG_SYS_I2C_IHS_SPEED_1              50000
191 #define CONFIG_SYS_I2C_IHS_SLAVE_1              0x7F
192 #define CONFIG_SYS_I2C_IHS_CH2
193 #define CONFIG_SYS_I2C_IHS_SPEED_2              50000
194 #define CONFIG_SYS_I2C_IHS_SLAVE_2              0x7F
195 #define CONFIG_SYS_I2C_IHS_CH3
196 #define CONFIG_SYS_I2C_IHS_SPEED_3              50000
197 #define CONFIG_SYS_I2C_IHS_SLAVE_3              0x7F
198
199 #ifdef CONFIG_HRCON_DH
200 #define CONFIG_SYS_I2C_IHS_DUAL
201 #define CONFIG_SYS_I2C_IHS_CH0_1
202 #define CONFIG_SYS_I2C_IHS_SPEED_0_1            50000
203 #define CONFIG_SYS_I2C_IHS_SLAVE_0_1            0x7F
204 #define CONFIG_SYS_I2C_IHS_CH1_1
205 #define CONFIG_SYS_I2C_IHS_SPEED_1_1            50000
206 #define CONFIG_SYS_I2C_IHS_SLAVE_1_1            0x7F
207 #define CONFIG_SYS_I2C_IHS_CH2_1
208 #define CONFIG_SYS_I2C_IHS_SPEED_2_1            50000
209 #define CONFIG_SYS_I2C_IHS_SLAVE_2_1            0x7F
210 #define CONFIG_SYS_I2C_IHS_CH3_1
211 #define CONFIG_SYS_I2C_IHS_SPEED_3_1            50000
212 #define CONFIG_SYS_I2C_IHS_SLAVE_3_1            0x7F
213 #endif
214
215 /*
216  * Software (bit-bang) I2C driver configuration
217  */
218 #define CONFIG_SYS_I2C_SOFT
219 #define CONFIG_SYS_I2C_SOFT_SPEED               50000
220 #define CONFIG_SYS_I2C_SOFT_SLAVE               0x7F
221 #define I2C_SOFT_DECLARATIONS2
222 #define CONFIG_SYS_I2C_SOFT_SPEED_2             50000
223 #define CONFIG_SYS_I2C_SOFT_SLAVE_2             0x7F
224 #define I2C_SOFT_DECLARATIONS3
225 #define CONFIG_SYS_I2C_SOFT_SPEED_3             50000
226 #define CONFIG_SYS_I2C_SOFT_SLAVE_3             0x7F
227 #define I2C_SOFT_DECLARATIONS4
228 #define CONFIG_SYS_I2C_SOFT_SPEED_4             50000
229 #define CONFIG_SYS_I2C_SOFT_SLAVE_4             0x7F
230 #define I2C_SOFT_DECLARATIONS5
231 #define CONFIG_SYS_I2C_SOFT_SPEED_5             50000
232 #define CONFIG_SYS_I2C_SOFT_SLAVE_5             0x7F
233 #define I2C_SOFT_DECLARATIONS6
234 #define CONFIG_SYS_I2C_SOFT_SPEED_6             50000
235 #define CONFIG_SYS_I2C_SOFT_SLAVE_6             0x7F
236 #define I2C_SOFT_DECLARATIONS7
237 #define CONFIG_SYS_I2C_SOFT_SPEED_7             50000
238 #define CONFIG_SYS_I2C_SOFT_SLAVE_7             0x7F
239 #define I2C_SOFT_DECLARATIONS8
240 #define CONFIG_SYS_I2C_SOFT_SPEED_8             50000
241 #define CONFIG_SYS_I2C_SOFT_SLAVE_8             0x7F
242
243 #ifdef CONFIG_HRCON_DH
244 #define I2C_SOFT_DECLARATIONS9
245 #define CONFIG_SYS_I2C_SOFT_SPEED_9             50000
246 #define CONFIG_SYS_I2C_SOFT_SLAVE_9             0x7F
247 #define I2C_SOFT_DECLARATIONS10
248 #define CONFIG_SYS_I2C_SOFT_SPEED_10            50000
249 #define CONFIG_SYS_I2C_SOFT_SLAVE_10            0x7F
250 #define I2C_SOFT_DECLARATIONS11
251 #define CONFIG_SYS_I2C_SOFT_SPEED_11            50000
252 #define CONFIG_SYS_I2C_SOFT_SLAVE_11            0x7F
253 #define I2C_SOFT_DECLARATIONS12
254 #define CONFIG_SYS_I2C_SOFT_SPEED_12            50000
255 #define CONFIG_SYS_I2C_SOFT_SLAVE_12            0x7F
256 #endif
257
258 #ifdef CONFIG_HRCON_DH
259 #define CONFIG_SYS_ICS8N3QV01_I2C               {13, 14, 15, 16, 17, 18, 19, 20}
260 #define CONFIG_SYS_DP501_I2C                    {1, 3, 5, 7, 2, 4, 6, 8}
261 #define CONFIG_HRCON_FANS                       { {10, 0x4c}, {11, 0x4c}, \
262                                                   {12, 0x4c} }
263 #else
264 #define CONFIG_SYS_ICS8N3QV01_I2C               {9, 10, 11, 12}
265 #define CONFIG_SYS_DP501_I2C                    {1, 2, 3, 4}
266 #define CONFIG_HRCON_FANS                       { {6, 0x4c}, {7, 0x4c}, \
267                                                   {8, 0x4c} }
268 #endif
269
270 #ifndef __ASSEMBLY__
271 void fpga_gpio_set(unsigned int bus, int pin);
272 void fpga_gpio_clear(unsigned int bus, int pin);
273 int fpga_gpio_get(unsigned int bus, int pin);
274 void fpga_control_set(unsigned int bus, int pin);
275 void fpga_control_clear(unsigned int bus, int pin);
276 #endif
277
278 #define I2C_SDA_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0040 : 0x0200)
279 #define I2C_SCL_GPIO    ((I2C_ADAP_HWNR > 3) ? 0x0020 : 0x0100)
280 #define I2C_FPGA_IDX    (I2C_ADAP_HWNR % 4)
281
282 #ifdef CONFIG_HRCON_DH
283 #define I2C_ACTIVE \
284         do { \
285                 if (I2C_ADAP_HWNR > 7) \
286                         fpga_control_set(I2C_FPGA_IDX, 0x0004); \
287                 else \
288                         fpga_control_clear(I2C_FPGA_IDX, 0x0004); \
289         } while (0)
290 #else
291 #define I2C_ACTIVE      { }
292 #endif
293 #define I2C_TRISTATE    { }
294 #define I2C_READ \
295         (fpga_gpio_get(I2C_FPGA_IDX, I2C_SDA_GPIO) ? 1 : 0)
296 #define I2C_SDA(bit) \
297         do { \
298                 if (bit) \
299                         fpga_gpio_set(I2C_FPGA_IDX, I2C_SDA_GPIO); \
300                 else \
301                         fpga_gpio_clear(I2C_FPGA_IDX, I2C_SDA_GPIO); \
302         } while (0)
303 #define I2C_SCL(bit) \
304         do { \
305                 if (bit) \
306                         fpga_gpio_set(I2C_FPGA_IDX, I2C_SCL_GPIO); \
307                 else \
308                         fpga_gpio_clear(I2C_FPGA_IDX, I2C_SCL_GPIO); \
309         } while (0)
310 #define I2C_DELAY       udelay(25)      /* 1/4 I2C clock duration */
311
312 /*
313  * Software (bit-bang) MII driver configuration
314  */
315 #define CONFIG_BITBANGMII               /* bit-bang MII PHY management */
316 #define CONFIG_BITBANGMII_MULTI
317
318 /*
319  * OSD Setup
320  */
321 #define CONFIG_SYS_OSD_SCREENS          1
322 #define CONFIG_SYS_DP501_DIFFERENTIAL
323 #define CONFIG_SYS_DP501_VCAPCTRL0      0x01 /* DDR mode 0, DE for H/VSYNC */
324
325 #ifdef CONFIG_HRCON_DH
326 #define CONFIG_SYS_OSD_DH
327 #endif
328
329 /*
330  * General PCI
331  * Addresses are mapped 1-1.
332  */
333 #define CONFIG_SYS_PCIE1_BASE           0xA0000000
334 #define CONFIG_SYS_PCIE1_MEM_BASE       0xA0000000
335 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xA0000000
336 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000
337 #define CONFIG_SYS_PCIE1_CFG_BASE       0xB0000000
338 #define CONFIG_SYS_PCIE1_CFG_SIZE       0x01000000
339 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
340 #define CONFIG_SYS_PCIE1_IO_PHYS        0xB1000000
341 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000
342
343 /* enable PCIE clock */
344 #define CONFIG_SYS_SCCR_PCIEXP1CM       1
345
346 #define CONFIG_PCI_INDIRECT_BRIDGE
347 #define CONFIG_PCIE
348
349 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
350 #define CONFIG_83XX_GENERIC_PCIE_REGISTER_HOSES 1
351
352 /*
353  * TSEC
354  */
355 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
356 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
357
358 /*
359  * TSEC ethernet configuration
360  */
361 #define CONFIG_TSEC1
362 #define CONFIG_TSEC1_NAME       "eTSEC0"
363 #define TSEC1_PHY_ADDR          1
364 #define TSEC1_PHYIDX            0
365 #define TSEC1_FLAGS             TSEC_GIGABIT
366
367 /* Options are: eTSEC[0-1] */
368 #define CONFIG_ETHPRIME         "eTSEC0"
369
370 /*
371  * Environment
372  */
373 #if 1
374 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE + \
375                                  CONFIG_SYS_MONITOR_LEN)
376 #define CONFIG_ENV_SECT_SIZE    0x10000 /* 64K(one sector) for env */
377 #define CONFIG_ENV_SIZE         0x2000
378 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
379 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
380 #else
381 #define CONFIG_ENV_SIZE         0x2000          /* 8KB */
382 #endif
383
384 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
385 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
386
387 /*
388  * Command line configuration.
389  */
390
391 /*
392  * Miscellaneous configurable options
393  */
394 #define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
395 #define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms ticks */
396
397 #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
398
399 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
400
401 /*
402  * For booting Linux, the board info and command line data
403  * have to be in the first 256 MB of memory, since this is
404  * the maximum mapped by the Linux kernel during initialization.
405  */
406 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
407
408 /*
409  * Environment Configuration
410  */
411
412 #define CONFIG_ENV_OVERWRITE
413
414 #if defined(CONFIG_TSEC_ENET)
415 #define CONFIG_HAS_ETH0
416 #endif
417
418 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
419
420
421 #define CONFIG_HOSTNAME         "hrcon"
422 #define CONFIG_ROOTPATH         "/opt/nfsroot"
423 #define CONFIG_BOOTFILE         "uImage"
424
425 #define CONFIG_PREBOOT          /* enable preboot variable */
426
427 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
428         "netdev=eth0\0"                                                 \
429         "consoledev=ttyS1\0"                                            \
430         "u-boot=u-boot.bin\0"                                           \
431         "kernel_addr=1000000\0"                                 \
432         "fdt_addr=C00000\0"                                             \
433         "fdtfile=hrcon.dtb\0"                           \
434         "load=tftp ${loadaddr} ${u-boot}\0"                             \
435         "update=protect off " __stringify(CONFIG_SYS_MONITOR_BASE)      \
436                 " +${filesize};era " __stringify(CONFIG_SYS_MONITOR_BASE)\
437                 " +${filesize};cp.b ${fileaddr} "                       \
438                 __stringify(CONFIG_SYS_MONITOR_BASE) " ${filesize}\0"   \
439         "upd=run load update\0"                                         \
440
441 #define CONFIG_NFSBOOTCOMMAND                                           \
442         "setenv bootargs root=/dev/nfs rw "                             \
443         "nfsroot=$serverip:$rootpath "                                  \
444         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
445         "console=$consoledev,$baudrate $othbootargs;"                   \
446         "tftp ${kernel_addr} $bootfile;"                                \
447         "tftp ${fdt_addr} $fdtfile;"                                    \
448         "bootm ${kernel_addr} - ${fdt_addr}"
449
450 #define CONFIG_MMCBOOTCOMMAND                                           \
451         "setenv bootargs root=/dev/mmcblk0p3 rw rootwait "              \
452         "console=$consoledev,$baudrate $othbootargs;"                   \
453         "ext2load mmc 0:2 ${kernel_addr} $bootfile;"                    \
454         "ext2load mmc 0:2 ${fdt_addr} $fdtfile;"                        \
455         "bootm ${kernel_addr} - ${fdt_addr}"
456
457 #define CONFIG_BOOTCOMMAND              CONFIG_MMCBOOTCOMMAND
458
459 #endif  /* __CONFIG_H */