Merge branch 'master' of git://git.denx.de/u-boot-tegra
[platform/kernel/u-boot.git] / include / configs / digsy_mtc.h
1 /*
2  * (C) Copyright 2003-2004
3  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4  *
5  * (C) Copyright 2005-2007
6  * Modified for InterControl digsyMTC MPC5200 board by
7  * Frank Bodammer, GCD Hard- & Software GmbH,
8  *                 frank.bodammer@gcd-solutions.de
9  *
10  * (C) Copyright 2009 Semihalf
11  * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
12  *
13  * SPDX-License-Identifier:     GPL-2.0+
14  */
15
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18
19 /*
20  * High Level Configuration Options
21  */
22
23 #define CONFIG_MPC5200          1       /* This is an MPC5200 CPU */
24 #define CONFIG_DIGSY_MTC        1       /* ... on InterControl digsyMTC board */
25
26 /*
27  * Valid values for CONFIG_SYS_TEXT_BASE are:
28  * 0xFFF00000   boot high (standard configuration)
29  * 0xFE000000   boot low
30  * 0x00100000   boot from RAM (for testing only)
31  */
32 #ifndef CONFIG_SYS_TEXT_BASE
33 #define CONFIG_SYS_TEXT_BASE    0xFFF00000      /* Standard: boot high */
34 #endif
35
36 #define CONFIG_SYS_MPC5XXX_CLKIN        33000000
37
38 #define CONFIG_SYS_CACHELINE_SIZE       32
39
40 /*
41  * Serial console configuration
42  */
43 #define CONFIG_PSC_CONSOLE      4       /* console is on PSC4  */
44 #define CONFIG_BAUDRATE         115200  /* ... at 115200  bps  */
45 #define CONFIG_SYS_BAUDRATE_TABLE       \
46         { 9600, 19200, 38400, 57600, 115200, 230400 }
47
48 /*
49  * PCI Mapping:
50  * 0x40000000 - 0x4fffffff - PCI Memory
51  * 0x50000000 - 0x50ffffff - PCI IO Space
52  */
53 #define CONFIG_PCI              1
54 #define CONFIG_PCI_PNP          1
55 #define CONFIG_PCI_SCAN_SHOW    1
56 #define CONFIG_PCI_BOOTDELAY    250
57
58 #define CONFIG_PCI_MEM_BUS      0x40000000
59 #define CONFIG_PCI_MEM_PHYS     CONFIG_PCI_MEM_BUS
60 #define CONFIG_PCI_MEM_SIZE     0x10000000
61
62 #define CONFIG_PCI_IO_BUS       0x50000000
63 #define CONFIG_PCI_IO_PHYS      CONFIG_PCI_IO_BUS
64 #define CONFIG_PCI_IO_SIZE      0x01000000
65
66 /*
67  *  Partitions
68  */
69 #define CONFIG_DOS_PARTITION
70 #define CONFIG_BZIP2
71
72 /*
73  * Video
74  */
75 #define CONFIG_VIDEO
76
77 #ifdef CONFIG_VIDEO
78 #define CONFIG_VIDEO_MB862xx
79 #define CONFIG_VIDEO_MB862xx_ACCEL
80 #define CONFIG_VIDEO_CORALP
81 #define CONFIG_CFB_CONSOLE
82 #define CONFIG_VIDEO_LOGO
83 #define CONFIG_VIDEO_BMP_LOGO
84 #define CONFIG_VIDEO_SW_CURSOR
85 #define CONFIG_VGA_AS_SINGLE_DEVICE
86 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
87 #define CONFIG_SPLASH_SCREEN
88 #define CONFIG_VIDEO_BMP_GZIP
89 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE  (2 << 20)       /* decompressed img */
90
91 /* Coral-PA clock frequency, geo and other both 133MHz */
92 #define CONFIG_SYS_MB862xx_CCF  0x00050000
93 /* Video SDRAM parameters */
94 #define CONFIG_SYS_MB862xx_MMR  0x11d7fa72
95 #endif
96
97 /*
98  * Command line configuration.
99  */
100 #ifdef CONFIG_VIDEO
101 #define CONFIG_CMD_BMP
102 #endif
103 #define CONFIG_CMD_DATE
104 #define CONFIG_CMD_DIAG
105 #define CONFIG_CMD_EEPROM
106 #define CONFIG_CMD_IDE
107 #define CONFIG_CMD_IRQ
108 #define CONFIG_CMD_PCI
109 #define CONFIG_CMD_REGINFO
110 #define CONFIG_CMD_SAVES
111
112 #if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
113 #define CONFIG_SYS_LOWBOOT      1
114 #endif
115
116 /*
117  * Autobooting
118  */
119
120 #undef  CONFIG_BOOTARGS
121
122 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
123         "fw_image=digsyMPC.img\0"                                       \
124         "mtcb_start=mtc led diag orange; run mtcb_1\0"                  \
125         "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; "           \
126                 "do mtc led $x; done\0"                                 \
127         "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; "       \
128                 "else run mtcb_fw; fi\0"                                \
129         "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; "           \
130                 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0"   \
131         "mtcb_update=mtc led user1 orange;"                             \
132                 "while mtc key; do ; done; run mtcb_2;\0"               \
133         "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0"     \
134         "mtcb_usb1=if fatload usb 0 400000 script.img; "                \
135                 "then run mtcb_doscript; else run mtcb_usb2; fi\0"      \
136         "mtcb_usb2=if fatload usb 0 400000 $fw_image; "                 \
137                 "then run mtcb_dousb; else run mtcb_ide; fi\0"          \
138         "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; "      \
139                 "run mtcb_wait_flickr mtcb_ds_1;\0"                     \
140         "mtcb_ds_1=if imi 400000; then mtc led usbbusy; "               \
141                 "source 400000; else run mtcb_error; fi\0"              \
142         "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0"     \
143         "mtcb_du_1=if imi 400000; then run mtcb_du_2; "                 \
144                 "else run mtcb_error; fi\0"                             \
145         "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; "         \
146                 "run mtcb_checkfw\0"                                    \
147         "mtcb_checkfw=if imi ff000000; then run mtcb_success; "         \
148                 "else run mtcb_error; fi\0"                             \
149         "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
150         "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0"            \
151         "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
152         "mtcb_uledflckr=mtc led user1 orange 11\0"                      \
153         "mtcb_error=mtc led user1 red\0"                                \
154         "mtcb_clear=erase ff000000 ff0fffff\0"                          \
155         "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0"                  \
156         "mtcb_success=mtc led user1 green\0"                            \
157         "mtcb_ide=if fatload ide 0 400000 $fw_image;"                   \
158                 "then run mtcb_doide; else run mtcb_error; fi\0"        \
159         "mtcb_doide=mtc led user2 green 1;"                             \
160                 "run mtcb_wait_flickr mtcb_di_1;\0"                     \
161         "mtcb_di_1=if imi 400000; then run mtcb_di_2;"                  \
162                 "else run mtcb_error; fi\0"                             \
163         "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0"        \
164         "ramdisk_num_sector=16\0"                                       \
165         "flash_base=ff000000\0"                                         \
166         "flashdisk_size=e00000\0"                                       \
167         "env_sector=fff60000\0"                                         \
168         "flashdisk_start=ff100000\0"                                    \
169         "load_cmd=tftp 400000 digsyMPC.img\0"                           \
170         "clear_cmd=erase ff000000 ff0fffff\0"                           \
171         "flash_cmd=cp.b 400000 ff000000 ${filesize}\0"                  \
172         "update_cmd=run load_cmd; "                                     \
173         "iminfo 400000; "                                               \
174         "run clear_cmd flash_cmd; "                                     \
175         "iminfo ff000000\0"                                             \
176         "spi_driver=yes\0"                                              \
177         "spi_watchdog=no\0"                                             \
178         "ftps_start=yes\0"                                              \
179         "ftps_user1=admin\0"                                            \
180         "ftps_pass1=admin\0"                                            \
181         "ftps_base1=/\0"                                                \
182         "ftps_home1=/\0"                                                \
183         "plc_sio_srv=no\0"                                              \
184         "plc_sio_baud=57600\0"                                          \
185         "plc_sio_parity=no\0"                                           \
186         "plc_sio_stop=1\0"                                              \
187         "plc_sio_com=2\0"                                               \
188         "plc_eth_srv=yes\0"                                             \
189         "plc_eth_port=1200\0"                                           \
190         "plc_root=/ide/\0"                                              \
191         "diag_level=0\0"                                                \
192         "webvisu=no\0"                                                  \
193         "plc_can1_routing=no\0"                                         \
194         "plc_can1_baudrate=250\0"                                       \
195         "plc_can2_routing=no\0"                                         \
196         "plc_can2_baudrate=250\0"                                       \
197         "plc_can3_routing=no\0"                                         \
198         "plc_can3_baudrate=250\0"                                       \
199         "plc_can4_routing=no\0"                                         \
200         "plc_can4_baudrate=250\0"                                       \
201         "netdev=eth0\0"                                                 \
202         "console=ttyPSC0\0"                                             \
203         "kernel_addr_r=400000\0"                                        \
204         "fdt_addr_r=600000\0"                                           \
205         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
206         "nfsroot=${serverip}:${rootpath}\0"                             \
207         "addip=setenv bootargs ${bootargs} "                            \
208         "ip=${ipaddr}:${serverip}:${gatewayip}:"                        \
209         "${netmask}:${hostname}:${netdev}:off panic=1\0"                \
210         "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
211         "rootpath=/opt/eldk/ppc_6xx\0"                                  \
212         "net_nfs=tftp ${kernel_addr_r} ${bootfile};"                    \
213                 "tftp ${fdt_addr_r} ${fdt_file};"                       \
214                 "run nfsargs addip addcons;"                            \
215                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
216         "load=tftp 200000 ${u-boot}\0"                                  \
217         "update=protect off FFF00000 +${filesize};"                     \
218                 "erase FFF00000 +${filesize};"                          \
219                 "cp.b 200000 FFF00000 ${filesize};"                     \
220                 "protect on FFF00000 +${filesize}\0"                    \
221         ""
222
223 #define CONFIG_BOOTCOMMAND      "run mtcb_start"
224
225 /*
226  * SPI configuration
227  */
228 #define CONFIG_HARD_SPI         1
229 #define CONFIG_MPC52XX_SPI      1
230
231 /*
232  * I2C configuration
233  */
234 #define CONFIG_HARD_I2C         1
235 #define CONFIG_SYS_I2C_MODULE   1
236 #define CONFIG_SYS_I2C_SPEED    100000
237 #define CONFIG_SYS_I2C_SLAVE    0x7F
238
239 /*
240  * EEPROM configuration
241  */
242 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x50    /* 1010000x */
243 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
244 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
245 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   70
246
247 /*
248  * RTC configuration
249  */
250 #if defined(CONFIG_DIGSY_REV5)
251 #define CONFIG_SYS_I2C_RTC_ADDR 0x56
252 #define CONFIG_RTC_RV3029
253 /* Enable 5k Ohm trickle charge resistor */
254 #define CONFIG_SYS_RV3029_TCR   0x20
255 #else
256 #define CONFIG_RTC_DS1337
257 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
258 #define CONFIG_SYS_DS1339_TCR_VAL       0xAB    /* diode + 4k resistor */
259 #endif
260
261 /*
262  * Flash configuration
263  */
264 #define CONFIG_SYS_FLASH_CFI            1
265 #define CONFIG_FLASH_CFI_DRIVER 1
266
267 #if defined(CONFIG_DIGSY_REV5)
268 #define CONFIG_SYS_FLASH_BASE           0xFE000000
269 #define CONFIG_SYS_FLASH_BASE_CS1       0xFC000000
270 #define CONFIG_SYS_MAX_FLASH_BANKS      2
271 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE, \
272                                         CONFIG_SYS_FLASH_BASE_CS1}
273 #define CONFIG_SYS_UPDATE_FLASH_SIZE
274 #define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
275 #else
276 #define CONFIG_SYS_FLASH_BASE           0xFF000000
277 #define CONFIG_SYS_MAX_FLASH_BANKS      1
278 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE }
279 #endif
280
281 #define CONFIG_SYS_MAX_FLASH_SECT       256
282 #define CONFIG_FLASH_16BIT
283 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
284 #define CONFIG_SYS_FLASH_SIZE   0x01000000
285 #define CONFIG_SYS_FLASH_ERASE_TOUT     240000
286 #define CONFIG_SYS_FLASH_WRITE_TOUT     500
287
288 #define OF_CPU                  "PowerPC,5200@0"
289 #define OF_SOC                  "soc5200@f0000000"
290 #define OF_TBCLK                (bd->bi_busfreq / 4)
291
292 #define CONFIG_BOARD_EARLY_INIT_R
293 #define CONFIG_MISC_INIT_R
294
295 /*
296  * Environment settings
297  */
298 #define CONFIG_ENV_IS_IN_FLASH  1
299 #if defined(CONFIG_LOWBOOT)
300 #define CONFIG_ENV_ADDR         0xFF060000
301 #else   /* CONFIG_LOWBOOT */
302 #define CONFIG_ENV_ADDR         0xFFF60000
303 #endif  /* CONFIG_LOWBOOT */
304 #define CONFIG_ENV_SIZE         0x10000
305 #define CONFIG_ENV_SECT_SIZE    0x20000
306 #define CONFIG_ENV_OVERWRITE    1
307
308 /*
309  * Memory map
310  */
311 #define CONFIG_SYS_MBAR         0xF0000000
312 #define CONFIG_SYS_SDRAM_BASE           0x00000000
313 #if !defined(CONFIG_SYS_LOWBOOT)
314 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
315 #else
316 #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
317 #endif
318
319 /*
320  *  Use SRAM until RAM will be available
321  */
322 #define CONFIG_SYS_INIT_RAM_ADDR        MPC5XXX_SRAM
323 #define CONFIG_SYS_INIT_RAM_SIZE                MPC5XXX_SRAM_SIZE
324
325 #define CONFIG_SYS_GBL_DATA_OFFSET      \
326         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
327 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
328
329 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
330 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
331 #define CONFIG_SYS_RAMBOOT              1
332 #endif
333
334 #define CONFIG_SYS_MONITOR_LEN  (256 << 10)
335 #define CONFIG_SYS_MALLOC_LEN   (4096 << 10)
336 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)
337
338 /*
339  * Ethernet configuration
340  */
341 #define CONFIG_MPC5xxx_FEC      1
342 #define CONFIG_MPC5xxx_FEC_MII100
343 #if defined(CONFIG_DIGSY_REV5)
344 #define CONFIG_PHY_ADDR         0x01
345 #else
346 #define CONFIG_PHY_ADDR         0x00
347 #endif
348 #define CONFIG_PHY_RESET_DELAY  1000
349
350 #define CONFIG_NETCONSOLE               /* include NetConsole support   */
351
352 /*
353  * GPIO configuration
354  * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
355  *  Bit 0   (mask 0x80000000) : 0x1
356  * SPI on Tmr2/3/4/5 pins
357  *  Bit 2:3 (mask 0x30000000) : 0x2
358  * ATA cs0/1 on csb_4/5
359  *  Bit 6:7 (mask 0x03000000) : 0x2
360  * Ethernet 100Mbit with MD
361  *  Bits 12:15 (mask 0x000f0000): 0x5
362  * USB - Two UARTs
363  *  Bits 18:19 (mask 0x00003000) : 0x2
364  * PSC3 - USB2 on PSC3
365  *  Bits 20:23 (mask 0x00000f00) : 0x1
366  * PSC2 - CAN1&2 on PSC2 pins
367  *  Bits 25:27 (mask 0x00000070) : 0x1
368  * PSC1 - AC97 functionality
369  *  Bits 29:31 (mask 0x00000007) : 0x2
370  */
371 #define CONFIG_SYS_GPS_PORT_CONFIG      0xA2552112
372
373 /*
374  * Miscellaneous configurable options
375  */
376 #define CONFIG_SYS_LONGHELP
377 #define CONFIG_AUTO_COMPLETE    1
378 #define CONFIG_CMDLINE_EDITING  1
379
380 #define CONFIG_MX_CYCLIC        1
381
382 #define CONFIG_SYS_CBSIZE               1024
383 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
384 #define CONFIG_SYS_MAXARGS              32
385 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
386
387 #define CONFIG_SYS_ALT_MEMTEST
388 #define CONFIG_SYS_MEMTEST_SCRATCH      0x00001000
389 #define CONFIG_SYS_MEMTEST_START        0x00010000
390 #define CONFIG_SYS_MEMTEST_END          0x019fffff
391
392 #define CONFIG_SYS_LOAD_ADDR            0x00100000
393
394 /*
395  * Various low-level settings
396  */
397 #define CONFIG_SYS_SDRAM_CS1            1
398 #define CONFIG_SYS_XLB_PIPELINING       1
399
400 #define CONFIG_SYS_HID0_INIT            HID0_ICE | HID0_ICFI
401 #define CONFIG_SYS_HID0_FINAL           HID0_ICE
402
403 #if defined(CONFIG_SYS_LOWBOOT)
404 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
405 #define CONFIG_SYS_BOOTCS_SIZE          CONFIG_SYS_FLASH_SIZE
406 #define CONFIG_SYS_BOOTCS_CFG           0x0002DD00
407 #endif
408
409 #define CONFIG_SYS_CS4_START            0x60000000
410 #define CONFIG_SYS_CS4_SIZE             0x1000
411 #define CONFIG_SYS_CS4_CFG              0x0008FC00
412
413 #define CONFIG_SYS_CS0_START            CONFIG_SYS_FLASH_BASE
414 #define CONFIG_SYS_CS0_SIZE             CONFIG_SYS_FLASH_SIZE
415 #define CONFIG_SYS_CS0_CFG              0x0002DD00
416
417 #if defined(CONFIG_DIGSY_REV5)
418 #define CONFIG_SYS_CS1_START            CONFIG_SYS_FLASH_BASE_CS1
419 #define CONFIG_SYS_CS1_SIZE             CONFIG_SYS_FLASH_SIZE
420 #define CONFIG_SYS_CS1_CFG              0x0002DD00
421 #endif
422
423 #define CONFIG_SYS_CS_BURST             0x00000000
424 #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
425
426 #if !defined(CONFIG_SYS_LOWBOOT)
427 #define CONFIG_SYS_RESET_ADDRESS        0xfff00100
428 #else
429 #define CONFIG_SYS_RESET_ADDRESS        0xff000100
430 #endif
431
432 /*
433  * USB
434  */
435 #define CONFIG_USB_OHCI_NEW
436 #define CONFIG_SYS_OHCI_BE_CONTROLLER
437
438 #define CONFIG_USB_CLOCK        0x00013333
439 #define CONFIG_USB_CONFIG       0x00002000
440
441 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      15
442 #define CONFIG_SYS_USB_OHCI_REGS_BASE   MPC5XXX_USB
443 #define CONFIG_SYS_USB_OHCI_SLOT_NAME   "mpc5200"
444 #define CONFIG_SYS_USB_OHCI_CPU_INIT
445
446 /*
447  * IDE/ATA
448  */
449 #define CONFIG_IDE_RESET
450 #define CONFIG_IDE_PREINIT
451
452 #define CONFIG_SYS_ATA_CS_ON_I2C2
453 #define CONFIG_SYS_IDE_MAXBUS           1
454 #define CONFIG_SYS_IDE_MAXDEVICE        1
455
456 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
457 #define CONFIG_SYS_ATA_BASE_ADDR        MPC5XXX_ATA
458 #define CONFIG_SYS_ATA_DATA_OFFSET      (0x0060)
459 #define CONFIG_SYS_ATA_REG_OFFSET       (CONFIG_SYS_ATA_DATA_OFFSET)
460 #define CONFIG_SYS_ATA_ALT_OFFSET       (0x005C)
461 #define CONFIG_SYS_ATA_STRIDE           4
462
463 #define CONFIG_ATAPI            1
464 #define CONFIG_LBA48            1
465
466 #endif /* __CONFIG_H */