Merge branch 'master' of git://git.denx.de/u-boot-usb
[platform/kernel/u-boot.git] / include / configs / digsy_mtc.h
1 /*
2  * (C) Copyright 2003-2004
3  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4  *
5  * (C) Copyright 2005-2007
6  * Modified for InterControl digsyMTC MPC5200 board by
7  * Frank Bodammer, GCD Hard- & Software GmbH,
8  *                 frank.bodammer@gcd-solutions.de
9  *
10  * (C) Copyright 2009 Semihalf
11  * Optimized for digsyMTC by: Grzegorz Bernacki <gjb@semihalf.com>
12  *
13  * SPDX-License-Identifier:     GPL-2.0+
14  */
15
16 #ifndef __CONFIG_H
17 #define __CONFIG_H
18
19 /*
20  * High Level Configuration Options
21  */
22
23 #define CONFIG_MPC5200          1       /* This is an MPC5200 CPU */
24 #define CONFIG_DIGSY_MTC        1       /* ... on InterControl digsyMTC board */
25 #define CONFIG_DISPLAY_BOARDINFO
26
27 /*
28  * Valid values for CONFIG_SYS_TEXT_BASE are:
29  * 0xFFF00000   boot high (standard configuration)
30  * 0xFE000000   boot low
31  * 0x00100000   boot from RAM (for testing only)
32  */
33 #ifndef CONFIG_SYS_TEXT_BASE
34 #define CONFIG_SYS_TEXT_BASE    0xFFF00000      /* Standard: boot high */
35 #endif
36
37 #define CONFIG_SYS_MPC5XXX_CLKIN        33000000
38
39 #define CONFIG_SYS_CACHELINE_SIZE       32
40
41 /*
42  * Serial console configuration
43  */
44 #define CONFIG_PSC_CONSOLE      4       /* console is on PSC4  */
45 #define CONFIG_BAUDRATE         115200  /* ... at 115200  bps  */
46 #define CONFIG_SYS_BAUDRATE_TABLE       \
47         { 9600, 19200, 38400, 57600, 115200, 230400 }
48
49 /*
50  * PCI Mapping:
51  * 0x40000000 - 0x4fffffff - PCI Memory
52  * 0x50000000 - 0x50ffffff - PCI IO Space
53  */
54 #define CONFIG_PCI              1
55 #define CONFIG_PCI_PNP          1
56 #define CONFIG_PCI_SCAN_SHOW    1
57 #define CONFIG_PCI_BOOTDELAY    250
58
59 #define CONFIG_PCI_MEM_BUS      0x40000000
60 #define CONFIG_PCI_MEM_PHYS     CONFIG_PCI_MEM_BUS
61 #define CONFIG_PCI_MEM_SIZE     0x10000000
62
63 #define CONFIG_PCI_IO_BUS       0x50000000
64 #define CONFIG_PCI_IO_PHYS      CONFIG_PCI_IO_BUS
65 #define CONFIG_PCI_IO_SIZE      0x01000000
66
67 /*
68  *  Partitions
69  */
70 #define CONFIG_DOS_PARTITION
71 #define CONFIG_BZIP2
72
73 /*
74  * Video
75  */
76 #define CONFIG_VIDEO
77
78 #ifdef CONFIG_VIDEO
79 #define CONFIG_VIDEO_MB862xx
80 #define CONFIG_VIDEO_MB862xx_ACCEL
81 #define CONFIG_VIDEO_CORALP
82 #define CONFIG_CFB_CONSOLE
83 #define CONFIG_VIDEO_LOGO
84 #define CONFIG_VIDEO_BMP_LOGO
85 #define CONFIG_VIDEO_SW_CURSOR
86 #define CONFIG_VGA_AS_SINGLE_DEVICE
87 #define CONFIG_SYS_CONSOLE_IS_IN_ENV
88 #define CONFIG_SPLASH_SCREEN
89 #define CONFIG_VIDEO_BMP_GZIP
90 #define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE  (2 << 20)       /* decompressed img */
91
92 /* Coral-PA clock frequency, geo and other both 133MHz */
93 #define CONFIG_SYS_MB862xx_CCF  0x00050000
94 /* Video SDRAM parameters */
95 #define CONFIG_SYS_MB862xx_MMR  0x11d7fa72
96 #endif
97
98 /*
99  * Command line configuration.
100  */
101 #ifdef CONFIG_VIDEO
102 #define CONFIG_CMD_BMP
103 #endif
104 #define CONFIG_CMD_DATE
105 #define CONFIG_CMD_DIAG
106 #define CONFIG_CMD_EEPROM
107 #define CONFIG_CMD_IDE
108 #define CONFIG_CMD_IRQ
109 #define CONFIG_CMD_PCI
110 #define CONFIG_CMD_REGINFO
111 #define CONFIG_CMD_SAVES
112
113 #if (CONFIG_SYS_TEXT_BASE == 0xFF000000)
114 #define CONFIG_SYS_LOWBOOT      1
115 #endif
116
117 /*
118  * Autobooting
119  */
120
121 #undef  CONFIG_BOOTARGS
122
123 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
124         "fw_image=digsyMPC.img\0"                                       \
125         "mtcb_start=mtc led diag orange; run mtcb_1\0"                  \
126         "mtcb_clearled=for x in user1 user2 usbpwr usbbusy; "           \
127                 "do mtc led $x; done\0"                                 \
128         "mtcb_1=if mtc key; then run mtcb_clearled mtcb_update; "       \
129                 "else run mtcb_fw; fi\0"                                \
130         "mtcb_fw=if bootm ff000000; then echo FIRMWARE OK!; "           \
131                 "else echo BAD FIRMWARE CRC!; mtc led diag red; fi\0"   \
132         "mtcb_update=mtc led user1 orange;"                             \
133                 "while mtc key; do ; done; run mtcb_2;\0"               \
134         "mtcb_2=mtc led user1 green 2; usb reset; run mtcb_usb1;\0"     \
135         "mtcb_usb1=if fatload usb 0 400000 script.img; "                \
136                 "then run mtcb_doscript; else run mtcb_usb2; fi\0"      \
137         "mtcb_usb2=if fatload usb 0 400000 $fw_image; "                 \
138                 "then run mtcb_dousb; else run mtcb_ide; fi\0"          \
139         "mtcb_doscript=run mtcb_usbleds; mtc led user2 orange 2; "      \
140                 "run mtcb_wait_flickr mtcb_ds_1;\0"                     \
141         "mtcb_ds_1=if imi 400000; then mtc led usbbusy; "               \
142                 "source 400000; else run mtcb_error; fi\0"              \
143         "mtcb_dousb=run mtcb_usbleds mtcb_wait_flickr mtcb_du_1;\0"     \
144         "mtcb_du_1=if imi 400000; then run mtcb_du_2; "                 \
145                 "else run mtcb_error; fi\0"                             \
146         "mtcb_du_2=run mtcb_clear mtcb_prog; mtc led usbbusy; "         \
147                 "run mtcb_checkfw\0"                                    \
148         "mtcb_checkfw=if imi ff000000; then run mtcb_success; "         \
149                 "else run mtcb_error; fi\0"                             \
150         "mtcb_waitkey=mtc key; until test $? -eq 0; do mtc key; done\0" \
151         "mtcb_wait_flickr=run mtcb_waitkey mtcb_uledflckr\0"            \
152         "mtcb_usbleds=mtc led usbpwr green; mtc led usbbusy orange 1;\0"\
153         "mtcb_uledflckr=mtc led user1 orange 11\0"                      \
154         "mtcb_error=mtc led user1 red\0"                                \
155         "mtcb_clear=erase ff000000 ff0fffff\0"                          \
156         "mtcb_prog=cp.b 400000 ff000000 ${filesize}\0"                  \
157         "mtcb_success=mtc led user1 green\0"                            \
158         "mtcb_ide=if fatload ide 0 400000 $fw_image;"                   \
159                 "then run mtcb_doide; else run mtcb_error; fi\0"        \
160         "mtcb_doide=mtc led user2 green 1;"                             \
161                 "run mtcb_wait_flickr mtcb_di_1;\0"                     \
162         "mtcb_di_1=if imi 400000; then run mtcb_di_2;"                  \
163                 "else run mtcb_error; fi\0"                             \
164         "mtcb_di_2=run mtcb_clear; run mtcb_prog mtcb_checkfw\0"        \
165         "ramdisk_num_sector=16\0"                                       \
166         "flash_base=ff000000\0"                                         \
167         "flashdisk_size=e00000\0"                                       \
168         "env_sector=fff60000\0"                                         \
169         "flashdisk_start=ff100000\0"                                    \
170         "load_cmd=tftp 400000 digsyMPC.img\0"                           \
171         "clear_cmd=erase ff000000 ff0fffff\0"                           \
172         "flash_cmd=cp.b 400000 ff000000 ${filesize}\0"                  \
173         "update_cmd=run load_cmd; "                                     \
174         "iminfo 400000; "                                               \
175         "run clear_cmd flash_cmd; "                                     \
176         "iminfo ff000000\0"                                             \
177         "spi_driver=yes\0"                                              \
178         "spi_watchdog=no\0"                                             \
179         "ftps_start=yes\0"                                              \
180         "ftps_user1=admin\0"                                            \
181         "ftps_pass1=admin\0"                                            \
182         "ftps_base1=/\0"                                                \
183         "ftps_home1=/\0"                                                \
184         "plc_sio_srv=no\0"                                              \
185         "plc_sio_baud=57600\0"                                          \
186         "plc_sio_parity=no\0"                                           \
187         "plc_sio_stop=1\0"                                              \
188         "plc_sio_com=2\0"                                               \
189         "plc_eth_srv=yes\0"                                             \
190         "plc_eth_port=1200\0"                                           \
191         "plc_root=/ide/\0"                                              \
192         "diag_level=0\0"                                                \
193         "webvisu=no\0"                                                  \
194         "plc_can1_routing=no\0"                                         \
195         "plc_can1_baudrate=250\0"                                       \
196         "plc_can2_routing=no\0"                                         \
197         "plc_can2_baudrate=250\0"                                       \
198         "plc_can3_routing=no\0"                                         \
199         "plc_can3_baudrate=250\0"                                       \
200         "plc_can4_routing=no\0"                                         \
201         "plc_can4_baudrate=250\0"                                       \
202         "netdev=eth0\0"                                                 \
203         "console=ttyPSC0\0"                                             \
204         "kernel_addr_r=400000\0"                                        \
205         "fdt_addr_r=600000\0"                                           \
206         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
207         "nfsroot=${serverip}:${rootpath}\0"                             \
208         "addip=setenv bootargs ${bootargs} "                            \
209         "ip=${ipaddr}:${serverip}:${gatewayip}:"                        \
210         "${netmask}:${hostname}:${netdev}:off panic=1\0"                \
211         "addcons=setenv bootargs ${bootargs} console=${console},${baudrate}\0"\
212         "rootpath=/opt/eldk/ppc_6xx\0"                                  \
213         "net_nfs=tftp ${kernel_addr_r} ${bootfile};"                    \
214                 "tftp ${fdt_addr_r} ${fdt_file};"                       \
215                 "run nfsargs addip addcons;"                            \
216                 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0"              \
217         "load=tftp 200000 ${u-boot}\0"                                  \
218         "update=protect off FFF00000 +${filesize};"                     \
219                 "erase FFF00000 +${filesize};"                          \
220                 "cp.b 200000 FFF00000 ${filesize};"                     \
221                 "protect on FFF00000 +${filesize}\0"                    \
222         ""
223
224 #define CONFIG_BOOTCOMMAND      "run mtcb_start"
225
226 /*
227  * SPI configuration
228  */
229 #define CONFIG_HARD_SPI         1
230 #define CONFIG_MPC52XX_SPI      1
231
232 /*
233  * I2C configuration
234  */
235 #define CONFIG_HARD_I2C         1
236 #define CONFIG_SYS_I2C_MODULE   1
237 #define CONFIG_SYS_I2C_SPEED    100000
238 #define CONFIG_SYS_I2C_SLAVE    0x7F
239
240 /*
241  * EEPROM configuration
242  */
243 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x50    /* 1010000x */
244 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
245 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS       3
246 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS   70
247
248 /*
249  * RTC configuration
250  */
251 #if defined(CONFIG_DIGSY_REV5)
252 #define CONFIG_SYS_I2C_RTC_ADDR 0x56
253 #define CONFIG_RTC_RV3029
254 /* Enable 5k Ohm trickle charge resistor */
255 #define CONFIG_SYS_RV3029_TCR   0x20
256 #else
257 #define CONFIG_RTC_DS1337
258 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
259 #define CONFIG_SYS_DS1339_TCR_VAL       0xAB    /* diode + 4k resistor */
260 #endif
261
262 /*
263  * Flash configuration
264  */
265 #define CONFIG_SYS_FLASH_CFI            1
266 #define CONFIG_FLASH_CFI_DRIVER 1
267
268 #if defined(CONFIG_DIGSY_REV5)
269 #define CONFIG_SYS_FLASH_BASE           0xFE000000
270 #define CONFIG_SYS_FLASH_BASE_CS1       0xFC000000
271 #define CONFIG_SYS_MAX_FLASH_BANKS      2
272 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE, \
273                                         CONFIG_SYS_FLASH_BASE_CS1}
274 #define CONFIG_SYS_UPDATE_FLASH_SIZE
275 #define CONFIG_FDT_FIXUP_NOR_FLASH_SIZE
276 #else
277 #define CONFIG_SYS_FLASH_BASE           0xFF000000
278 #define CONFIG_SYS_MAX_FLASH_BANKS      1
279 #define CONFIG_SYS_FLASH_BANKS_LIST     { CONFIG_SYS_FLASH_BASE }
280 #endif
281
282 #define CONFIG_SYS_MAX_FLASH_SECT       256
283 #define CONFIG_FLASH_16BIT
284 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
285 #define CONFIG_SYS_FLASH_SIZE   0x01000000
286 #define CONFIG_SYS_FLASH_ERASE_TOUT     240000
287 #define CONFIG_SYS_FLASH_WRITE_TOUT     500
288
289 #define OF_CPU                  "PowerPC,5200@0"
290 #define OF_SOC                  "soc5200@f0000000"
291 #define OF_TBCLK                (bd->bi_busfreq / 4)
292
293 #define CONFIG_BOARD_EARLY_INIT_R
294 #define CONFIG_MISC_INIT_R
295
296 /*
297  * Environment settings
298  */
299 #define CONFIG_ENV_IS_IN_FLASH  1
300 #if defined(CONFIG_LOWBOOT)
301 #define CONFIG_ENV_ADDR         0xFF060000
302 #else   /* CONFIG_LOWBOOT */
303 #define CONFIG_ENV_ADDR         0xFFF60000
304 #endif  /* CONFIG_LOWBOOT */
305 #define CONFIG_ENV_SIZE         0x10000
306 #define CONFIG_ENV_SECT_SIZE    0x20000
307 #define CONFIG_ENV_OVERWRITE    1
308
309 /*
310  * Memory map
311  */
312 #define CONFIG_SYS_MBAR         0xF0000000
313 #define CONFIG_SYS_SDRAM_BASE           0x00000000
314 #if !defined(CONFIG_SYS_LOWBOOT)
315 #define CONFIG_SYS_DEFAULT_MBAR 0x80000000
316 #else
317 #define CONFIG_SYS_DEFAULT_MBAR 0xF0000000
318 #endif
319
320 /*
321  *  Use SRAM until RAM will be available
322  */
323 #define CONFIG_SYS_INIT_RAM_ADDR        MPC5XXX_SRAM
324 #define CONFIG_SYS_INIT_RAM_SIZE                MPC5XXX_SRAM_SIZE
325
326 #define CONFIG_SYS_GBL_DATA_OFFSET      \
327         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
328 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
329
330 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
331 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
332 #define CONFIG_SYS_RAMBOOT              1
333 #endif
334
335 #define CONFIG_SYS_MONITOR_LEN  (256 << 10)
336 #define CONFIG_SYS_MALLOC_LEN   (4096 << 10)
337 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)
338
339 /*
340  * Ethernet configuration
341  */
342 #define CONFIG_MPC5xxx_FEC      1
343 #define CONFIG_MPC5xxx_FEC_MII100
344 #if defined(CONFIG_DIGSY_REV5)
345 #define CONFIG_PHY_ADDR         0x01
346 #else
347 #define CONFIG_PHY_ADDR         0x00
348 #endif
349 #define CONFIG_PHY_RESET_DELAY  1000
350
351 #define CONFIG_NETCONSOLE               /* include NetConsole support   */
352
353 /*
354  * GPIO configuration
355  * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1)
356  *  Bit 0   (mask 0x80000000) : 0x1
357  * SPI on Tmr2/3/4/5 pins
358  *  Bit 2:3 (mask 0x30000000) : 0x2
359  * ATA cs0/1 on csb_4/5
360  *  Bit 6:7 (mask 0x03000000) : 0x2
361  * Ethernet 100Mbit with MD
362  *  Bits 12:15 (mask 0x000f0000): 0x5
363  * USB - Two UARTs
364  *  Bits 18:19 (mask 0x00003000) : 0x2
365  * PSC3 - USB2 on PSC3
366  *  Bits 20:23 (mask 0x00000f00) : 0x1
367  * PSC2 - CAN1&2 on PSC2 pins
368  *  Bits 25:27 (mask 0x00000070) : 0x1
369  * PSC1 - AC97 functionality
370  *  Bits 29:31 (mask 0x00000007) : 0x2
371  */
372 #define CONFIG_SYS_GPS_PORT_CONFIG      0xA2552112
373
374 /*
375  * Miscellaneous configurable options
376  */
377 #define CONFIG_SYS_LONGHELP
378 #define CONFIG_AUTO_COMPLETE    1
379 #define CONFIG_CMDLINE_EDITING  1
380
381 #define CONFIG_MX_CYCLIC        1
382
383 #define CONFIG_SYS_CBSIZE               1024
384 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
385 #define CONFIG_SYS_MAXARGS              32
386 #define CONFIG_SYS_BARGSIZE             CONFIG_SYS_CBSIZE
387
388 #define CONFIG_SYS_ALT_MEMTEST
389 #define CONFIG_SYS_MEMTEST_SCRATCH      0x00001000
390 #define CONFIG_SYS_MEMTEST_START        0x00010000
391 #define CONFIG_SYS_MEMTEST_END          0x019fffff
392
393 #define CONFIG_SYS_LOAD_ADDR            0x00100000
394
395 /*
396  * Various low-level settings
397  */
398 #define CONFIG_SYS_SDRAM_CS1            1
399 #define CONFIG_SYS_XLB_PIPELINING       1
400
401 #define CONFIG_SYS_HID0_INIT            HID0_ICE | HID0_ICFI
402 #define CONFIG_SYS_HID0_FINAL           HID0_ICE
403
404 #if defined(CONFIG_SYS_LOWBOOT)
405 #define CONFIG_SYS_BOOTCS_START CONFIG_SYS_FLASH_BASE
406 #define CONFIG_SYS_BOOTCS_SIZE          CONFIG_SYS_FLASH_SIZE
407 #define CONFIG_SYS_BOOTCS_CFG           0x0002DD00
408 #endif
409
410 #define CONFIG_SYS_CS4_START            0x60000000
411 #define CONFIG_SYS_CS4_SIZE             0x1000
412 #define CONFIG_SYS_CS4_CFG              0x0008FC00
413
414 #define CONFIG_SYS_CS0_START            CONFIG_SYS_FLASH_BASE
415 #define CONFIG_SYS_CS0_SIZE             CONFIG_SYS_FLASH_SIZE
416 #define CONFIG_SYS_CS0_CFG              0x0002DD00
417
418 #if defined(CONFIG_DIGSY_REV5)
419 #define CONFIG_SYS_CS1_START            CONFIG_SYS_FLASH_BASE_CS1
420 #define CONFIG_SYS_CS1_SIZE             CONFIG_SYS_FLASH_SIZE
421 #define CONFIG_SYS_CS1_CFG              0x0002DD00
422 #endif
423
424 #define CONFIG_SYS_CS_BURST             0x00000000
425 #define CONFIG_SYS_CS_DEADCYCLE 0x11111111
426
427 #if !defined(CONFIG_SYS_LOWBOOT)
428 #define CONFIG_SYS_RESET_ADDRESS        0xfff00100
429 #else
430 #define CONFIG_SYS_RESET_ADDRESS        0xff000100
431 #endif
432
433 /*
434  * USB
435  */
436 #define CONFIG_USB_OHCI_NEW
437 #define CONFIG_SYS_OHCI_BE_CONTROLLER
438 #define CONFIG_USB_STORAGE
439
440 #define CONFIG_USB_CLOCK        0x00013333
441 #define CONFIG_USB_CONFIG       0x00002000
442
443 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS      15
444 #define CONFIG_SYS_USB_OHCI_REGS_BASE   MPC5XXX_USB
445 #define CONFIG_SYS_USB_OHCI_SLOT_NAME   "mpc5200"
446 #define CONFIG_SYS_USB_OHCI_CPU_INIT
447
448 /*
449  * IDE/ATA
450  */
451 #define CONFIG_IDE_RESET
452 #define CONFIG_IDE_PREINIT
453
454 #define CONFIG_SYS_ATA_CS_ON_I2C2
455 #define CONFIG_SYS_IDE_MAXBUS           1
456 #define CONFIG_SYS_IDE_MAXDEVICE        1
457
458 #define CONFIG_SYS_ATA_IDE0_OFFSET      0x0000
459 #define CONFIG_SYS_ATA_BASE_ADDR        MPC5XXX_ATA
460 #define CONFIG_SYS_ATA_DATA_OFFSET      (0x0060)
461 #define CONFIG_SYS_ATA_REG_OFFSET       (CONFIG_SYS_ATA_DATA_OFFSET)
462 #define CONFIG_SYS_ATA_ALT_OFFSET       (0x005C)
463 #define CONFIG_SYS_ATA_STRIDE           4
464
465 #define CONFIG_ATAPI            1
466 #define CONFIG_LBA48            1
467
468 #endif /* __CONFIG_H */