Convert CONFIG_SYS_BOOTM_LEN to Kconfig
[platform/kernel/u-boot.git] / include / configs / corenet_ds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2009-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * Corenet DS style board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #include "../board/freescale/common/ics307_clk.h"
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
19 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
20 #endif
21
22 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
23 /* Set 1M boot space */
24 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
25 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
26                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
27 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
28 #endif
29
30 /* High Level Configuration Options */
31
32 #ifndef CONFIG_RESET_VECTOR_ADDRESS
33 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
34 #endif
35
36 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
37
38 /*
39  * These can be toggled for performance analysis, otherwise use default.
40  */
41 #define CONFIG_SYS_CACHE_STASHING
42 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
43 #ifdef CONFIG_DDR_ECC
44 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
45 #endif
46
47 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
48
49 /*
50  *  Config the L3 Cache as L3 SRAM
51  */
52 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
53 #ifdef CONFIG_PHYS_64BIT
54 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
55 #else
56 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
57 #endif
58 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
59 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
60
61 #ifdef CONFIG_PHYS_64BIT
62 #define CONFIG_SYS_DCSRBAR              0xf0000000
63 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
64 #endif
65
66 /* EEPROM */
67 #define CONFIG_SYS_I2C_EEPROM_NXID
68 #define CONFIG_SYS_EEPROM_BUS_NUM       0
69
70 /*
71  * DDR Setup
72  */
73 #define CONFIG_VERY_BIG_RAM
74 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
75 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
76
77 #define SPD_EEPROM_ADDRESS1     0x51
78 #define SPD_EEPROM_ADDRESS2     0x52
79 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
80 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
81
82 /*
83  * Local Bus Definitions
84  */
85
86 /* Set the local bus clock 1/8 of platform clock */
87 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
88
89 #define CONFIG_SYS_FLASH_BASE           0xe0000000      /* Start of PromJet */
90 #ifdef CONFIG_PHYS_64BIT
91 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
92 #else
93 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
94 #endif
95
96 #define CONFIG_SYS_FLASH_BR_PRELIM \
97                 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
98                  | BR_PS_16 | BR_V)
99 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
100                                         | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
101
102 #define PIXIS_BASE              0xffdf0000      /* PIXIS registers */
103 #ifdef CONFIG_PHYS_64BIT
104 #define PIXIS_BASE_PHYS         0xfffdf0000ull
105 #else
106 #define PIXIS_BASE_PHYS         PIXIS_BASE
107 #endif
108
109 #define PIXIS_LBMAP_SWITCH      7
110 #define PIXIS_LBMAP_MASK        0xf0
111 #define PIXIS_LBMAP_SHIFT       4
112 #define PIXIS_LBMAP_ALTBANK     0x40
113
114 #define CONFIG_SYS_FLASH_QUIET_TEST
115 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
116
117 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
118 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
119 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
120
121 /* Nand Flash */
122 #ifdef CONFIG_NAND_FSL_ELBC
123 #define CONFIG_SYS_NAND_BASE            0xffa00000
124 #ifdef CONFIG_PHYS_64BIT
125 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
126 #else
127 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
128 #endif
129
130 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
131 #define CONFIG_SYS_MAX_NAND_DEVICE      1
132
133 /* NAND flash config */
134 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
135                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
136                                | BR_PS_8               /* Port Size = 8 bit */ \
137                                | BR_MS_FCM             /* MSEL = FCM */ \
138                                | BR_V)                 /* valid */
139 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
140                                | OR_FCM_PGS            /* Large Page*/ \
141                                | OR_FCM_CSCT \
142                                | OR_FCM_CST \
143                                | OR_FCM_CHT \
144                                | OR_FCM_SCY_1 \
145                                | OR_FCM_TRLX \
146                                | OR_FCM_EHTR)
147 #endif /* CONFIG_NAND_FSL_ELBC */
148
149 #define CONFIG_SYS_FLASH_EMPTY_INFO
150 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
151
152 #define CONFIG_HWCONFIG
153
154 /* define to use L1 as initial stack */
155 #define CONFIG_L1_INIT_RAM
156 #define CONFIG_SYS_INIT_RAM_LOCK
157 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
158 #ifdef CONFIG_PHYS_64BIT
159 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
160 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
161 /* The assembler doesn't like typecast */
162 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
163         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
164           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
165 #else
166 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
167 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
168 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
169 #endif
170 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000      /* Size of used area in RAM */
171
172 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
173
174 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
175
176 /* Serial Port - controlled on board with jumper J8
177  * open - index 2
178  * shorted - index 1
179  */
180 #define CONFIG_SYS_NS16550_SERIAL
181 #define CONFIG_SYS_NS16550_REG_SIZE     1
182 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
183
184 #define CONFIG_SYS_BAUDRATE_TABLE       \
185         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
186
187 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
188 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
189 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
190 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
191
192 /* I2C */
193
194 /*
195  * RapidIO
196  */
197 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
198 #ifdef CONFIG_PHYS_64BIT
199 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
200 #else
201 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
202 #endif
203 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
204
205 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
206 #ifdef CONFIG_PHYS_64BIT
207 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
208 #else
209 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
210 #endif
211 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
212
213 /*
214  * for slave u-boot IMAGE instored in master memory space,
215  * PHYS must be aligned based on the SIZE
216  */
217 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
218 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
219 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
220 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
221 /*
222  * for slave UCODE and ENV instored in master memory space,
223  * PHYS must be aligned based on the SIZE
224  */
225 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
226 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
227 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
228
229 /* slave core release by master*/
230 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
231 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
232
233 /*
234  * SRIO_PCIE_BOOT - SLAVE
235  */
236 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
237 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
238 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
239                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
240 #endif
241
242 /*
243  * eSPI - Enhanced SPI
244  */
245
246 /*
247  * General PCI
248  * Memory space is mapped 1-1, but I/O space must start from 0.
249  */
250
251 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
252 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
253 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
254 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
255 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
256
257 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
258 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
259 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
260 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
261 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
262
263 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
264 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
265 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
266 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
267 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
268
269 /* controller 4, Base address 203000 */
270 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
271 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
272
273 /* Qman/Bman */
274 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
275 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
276 #ifdef CONFIG_PHYS_64BIT
277 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
278 #else
279 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
280 #endif
281 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
282 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
283 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
284 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
285 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
286 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
287                                         CONFIG_SYS_BMAN_CENA_SIZE)
288 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
289 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
290 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
291 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
292 #ifdef CONFIG_PHYS_64BIT
293 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
294 #else
295 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
296 #endif
297 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
298 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
299 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
300 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
301 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
302 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
303                                         CONFIG_SYS_QMAN_CENA_SIZE)
304 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
305 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
306
307 #define CONFIG_SYS_DPAA_FMAN
308 #define CONFIG_SYS_DPAA_PME
309 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
310
311 #ifdef CONFIG_FMAN_ENET
312 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1c
313 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x1d
314 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x1e
315 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1f
316 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  4
317
318 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR  0x1c
319 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR  0x1d
320 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR  0x1e
321 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR  0x1f
322 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR  0
323
324 #define CONFIG_SYS_TBIPA_VALUE  8
325 #endif
326
327 /*
328  * Environment
329  */
330 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
331 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
332
333 #ifdef CONFIG_MMC
334 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
335 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
336 #endif
337
338 /*
339  * Miscellaneous configurable options
340  */
341
342 /*
343  * For booting Linux, the board info and command line data
344  * have to be in the first 64 MB of memory, since this is
345  * the maximum mapped by the Linux kernel during initialization.
346  */
347 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory map for Linux*/
348
349 /*
350  * Environment Configuration
351  */
352 #define CONFIG_ROOTPATH         "/opt/nfsroot"
353 #define CONFIG_UBOOTPATH        u-boot.bin      /* U-Boot image on TFTP server */
354
355 #ifdef CONFIG_TARGET_P4080DS
356 #define __USB_PHY_TYPE  ulpi
357 #else
358 #define __USB_PHY_TYPE  utmi
359 #endif
360
361 #define CONFIG_EXTRA_ENV_SETTINGS                               \
362         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
363         "bank_intlv=cs0_cs1;"                                   \
364         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
365         "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
366         "netdev=eth0\0"                                         \
367         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
368         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
369         "tftpflash=tftpboot $loadaddr $uboot && "               \
370         "protect off $ubootaddr +$filesize && "                 \
371         "erase $ubootaddr +$filesize && "                       \
372         "cp.b $loadaddr $ubootaddr $filesize && "               \
373         "protect on $ubootaddr +$filesize && "                  \
374         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
375         "consoledev=ttyS0\0"                                    \
376         "ramdiskaddr=2000000\0"                                 \
377         "ramdiskfile=p4080ds/ramdisk.uboot\0"                   \
378         "fdtaddr=1e00000\0"                                     \
379         "fdtfile=p4080ds/p4080ds.dtb\0"                         \
380         "bdev=sda3\0"
381
382 #include <asm/fsl_secure_boot.h>
383
384 #endif  /* __CONFIG_H */