Convert CONFIG_SYS_PCI_64BIT to Kconfig
[platform/kernel/u-boot.git] / include / configs / corenet_ds.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2009-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * Corenet DS style board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #include "../board/freescale/common/ics307_clk.h"
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #ifdef CONFIG_NXP_ESBC
19 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
20 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
21 #ifdef CONFIG_MTD_RAW_NAND
22 #define CONFIG_RAMBOOT_NAND
23 #endif
24 #define CONFIG_BOOTSCRIPT_COPY_RAM
25 #else
26 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
27 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
28 #endif
29 #endif
30
31 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
32 /* Set 1M boot space */
33 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
34 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
35                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
36 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
37 #endif
38
39 /* High Level Configuration Options */
40 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
41
42 #ifndef CONFIG_RESET_VECTOR_ADDRESS
43 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
44 #endif
45
46 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
47 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
48 #define CONFIG_PCIE1                    /* PCIE controller 1 */
49 #define CONFIG_PCIE2                    /* PCIE controller 2 */
50
51 #if defined(CONFIG_SPIFLASH)
52 #elif defined(CONFIG_SDCARD)
53 #define CONFIG_FSL_FIXED_MMC_LOCATION
54 #endif
55
56 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk() /* sysclk for MPC85xx */
57
58 /*
59  * These can be toggled for performance analysis, otherwise use default.
60  */
61 #define CONFIG_SYS_CACHE_STASHING
62 #define CONFIG_BACKSIDE_L2_CACHE
63 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
64 #define CONFIG_BTB                      /* toggle branch predition */
65 #ifdef CONFIG_DDR_ECC
66 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
67 #endif
68
69 #define CONFIG_ENABLE_36BIT_PHYS
70
71 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
72
73 /*
74  *  Config the L3 Cache as L3 SRAM
75  */
76 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
77 #ifdef CONFIG_PHYS_64BIT
78 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | CONFIG_RAMBOOT_TEXT_BASE)
79 #else
80 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
81 #endif
82 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
83 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
84
85 #ifdef CONFIG_PHYS_64BIT
86 #define CONFIG_SYS_DCSRBAR              0xf0000000
87 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
88 #endif
89
90 /* EEPROM */
91 #define CONFIG_SYS_I2C_EEPROM_NXID
92 #define CONFIG_SYS_EEPROM_BUS_NUM       0
93
94 /*
95  * DDR Setup
96  */
97 #define CONFIG_VERY_BIG_RAM
98 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
99 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
100
101 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
102 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
103
104 #define CONFIG_SYS_SPD_BUS_NUM  1
105 #define SPD_EEPROM_ADDRESS1     0x51
106 #define SPD_EEPROM_ADDRESS2     0x52
107 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
108 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
109
110 /*
111  * Local Bus Definitions
112  */
113
114 /* Set the local bus clock 1/8 of platform clock */
115 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
116
117 #define CONFIG_SYS_FLASH_BASE           0xe0000000      /* Start of PromJet */
118 #ifdef CONFIG_PHYS_64BIT
119 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
120 #else
121 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
122 #endif
123
124 #define CONFIG_SYS_FLASH_BR_PRELIM \
125                 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) \
126                  | BR_PS_16 | BR_V)
127 #define CONFIG_SYS_FLASH_OR_PRELIM ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
128                                         | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
129
130 #define PIXIS_BASE              0xffdf0000      /* PIXIS registers */
131 #ifdef CONFIG_PHYS_64BIT
132 #define PIXIS_BASE_PHYS         0xfffdf0000ull
133 #else
134 #define PIXIS_BASE_PHYS         PIXIS_BASE
135 #endif
136
137 #define PIXIS_LBMAP_SWITCH      7
138 #define PIXIS_LBMAP_MASK        0xf0
139 #define PIXIS_LBMAP_SHIFT       4
140 #define PIXIS_LBMAP_ALTBANK     0x40
141
142 #define CONFIG_SYS_FLASH_QUIET_TEST
143 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
144
145 #define CONFIG_SYS_MAX_FLASH_BANKS      2               /* number of banks */
146 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
147 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Flash Erase Timeout (ms) */
148 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Flash Write Timeout (ms) */
149
150 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE    /* start of monitor */
151
152 #if defined(CONFIG_RAMBOOT_PBL)
153 #define CONFIG_SYS_RAMBOOT
154 #endif
155
156 /* Nand Flash */
157 #ifdef CONFIG_NAND_FSL_ELBC
158 #define CONFIG_SYS_NAND_BASE            0xffa00000
159 #ifdef CONFIG_PHYS_64BIT
160 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
161 #else
162 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
163 #endif
164
165 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
166 #define CONFIG_SYS_MAX_NAND_DEVICE      1
167
168 /* NAND flash config */
169 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
170                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
171                                | BR_PS_8               /* Port Size = 8 bit */ \
172                                | BR_MS_FCM             /* MSEL = FCM */ \
173                                | BR_V)                 /* valid */
174 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
175                                | OR_FCM_PGS            /* Large Page*/ \
176                                | OR_FCM_CSCT \
177                                | OR_FCM_CST \
178                                | OR_FCM_CHT \
179                                | OR_FCM_SCY_1 \
180                                | OR_FCM_TRLX \
181                                | OR_FCM_EHTR)
182 #endif /* CONFIG_NAND_FSL_ELBC */
183
184 #define CONFIG_SYS_FLASH_EMPTY_INFO
185 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
186
187 #define CONFIG_HWCONFIG
188
189 /* define to use L1 as initial stack */
190 #define CONFIG_L1_INIT_RAM
191 #define CONFIG_SYS_INIT_RAM_LOCK
192 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
193 #ifdef CONFIG_PHYS_64BIT
194 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
195 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
196 /* The assembler doesn't like typecast */
197 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
198         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
199           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
200 #else
201 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
202 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
203 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
204 #endif
205 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000      /* Size of used area in RAM */
206
207 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
208 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
209
210 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
211
212 /* Serial Port - controlled on board with jumper J8
213  * open - index 2
214  * shorted - index 1
215  */
216 #define CONFIG_SYS_NS16550_SERIAL
217 #define CONFIG_SYS_NS16550_REG_SIZE     1
218 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
219
220 #define CONFIG_SYS_BAUDRATE_TABLE       \
221         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
222
223 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
224 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
225 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
226 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
227
228 /* I2C */
229
230 /*
231  * RapidIO
232  */
233 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
234 #ifdef CONFIG_PHYS_64BIT
235 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
236 #else
237 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
238 #endif
239 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
240
241 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
242 #ifdef CONFIG_PHYS_64BIT
243 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
244 #else
245 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
246 #endif
247 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
248
249 /*
250  * for slave u-boot IMAGE instored in master memory space,
251  * PHYS must be aligned based on the SIZE
252  */
253 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
254 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
255 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
256 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
257 /*
258  * for slave UCODE and ENV instored in master memory space,
259  * PHYS must be aligned based on the SIZE
260  */
261 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
262 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
263 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
264
265 /* slave core release by master*/
266 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
267 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
268
269 /*
270  * SRIO_PCIE_BOOT - SLAVE
271  */
272 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
273 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
274 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
275                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
276 #endif
277
278 /*
279  * eSPI - Enhanced SPI
280  */
281
282 /*
283  * General PCI
284  * Memory space is mapped 1-1, but I/O space must start from 0.
285  */
286
287 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
288 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
289 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
290 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
291 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
292
293 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
294 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
295 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
296 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
297 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
298
299 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
300 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
301 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
302 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
303 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
304
305 /* controller 4, Base address 203000 */
306 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
307 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
308
309 /* Qman/Bman */
310 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
311 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
312 #ifdef CONFIG_PHYS_64BIT
313 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
314 #else
315 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
316 #endif
317 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
318 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
319 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
320 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
321 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
322 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
323                                         CONFIG_SYS_BMAN_CENA_SIZE)
324 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
325 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
326 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
327 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
328 #ifdef CONFIG_PHYS_64BIT
329 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
330 #else
331 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
332 #endif
333 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
334 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
335 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
336 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
337 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
338 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
339                                         CONFIG_SYS_QMAN_CENA_SIZE)
340 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
341 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
342
343 #define CONFIG_SYS_DPAA_FMAN
344 #define CONFIG_SYS_DPAA_PME
345 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
346
347 #ifdef CONFIG_PCI
348 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
349 #endif  /* CONFIG_PCI */
350
351 /* SATA */
352 #ifdef CONFIG_FSL_SATA_V2
353 #define CONFIG_SYS_SATA_MAX_DEVICE      2
354 #define CONFIG_SATA1
355 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
356 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
357 #define CONFIG_SATA2
358 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
359 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
360
361 #define CONFIG_LBA48
362 #endif
363
364 #ifdef CONFIG_FMAN_ENET
365 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1c
366 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x1d
367 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x1e
368 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1f
369 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  4
370
371 #define CONFIG_SYS_FM2_DTSEC1_PHY_ADDR  0x1c
372 #define CONFIG_SYS_FM2_DTSEC2_PHY_ADDR  0x1d
373 #define CONFIG_SYS_FM2_DTSEC3_PHY_ADDR  0x1e
374 #define CONFIG_SYS_FM2_DTSEC4_PHY_ADDR  0x1f
375 #define CONFIG_SYS_FM2_10GEC1_PHY_ADDR  0
376
377 #define CONFIG_SYS_TBIPA_VALUE  8
378 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
379 #endif
380
381 /*
382  * Environment
383  */
384 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
385 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
386
387 /*
388 * USB
389 */
390 #define CONFIG_HAS_FSL_DR_USB
391 #define CONFIG_HAS_FSL_MPH_USB
392
393 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
394 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
395 #endif
396
397 #ifdef CONFIG_MMC
398 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
399 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
400 #endif
401
402 /*
403  * Miscellaneous configurable options
404  */
405
406 /*
407  * For booting Linux, the board info and command line data
408  * have to be in the first 64 MB of memory, since this is
409  * the maximum mapped by the Linux kernel during initialization.
410  */
411 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory map for Linux*/
412 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
413
414 /*
415  * Environment Configuration
416  */
417 #define CONFIG_ROOTPATH         "/opt/nfsroot"
418 #define CONFIG_BOOTFILE         "uImage"
419 #define CONFIG_UBOOTPATH        u-boot.bin      /* U-Boot image on TFTP server */
420
421 #ifdef CONFIG_TARGET_P4080DS
422 #define __USB_PHY_TYPE  ulpi
423 #else
424 #define __USB_PHY_TYPE  utmi
425 #endif
426
427 #define CONFIG_EXTRA_ENV_SETTINGS                               \
428         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
429         "bank_intlv=cs0_cs1;"                                   \
430         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
431         "usb2:dr_mode=peripheral,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
432         "netdev=eth0\0"                                         \
433         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
434         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
435         "tftpflash=tftpboot $loadaddr $uboot && "               \
436         "protect off $ubootaddr +$filesize && "                 \
437         "erase $ubootaddr +$filesize && "                       \
438         "cp.b $loadaddr $ubootaddr $filesize && "               \
439         "protect on $ubootaddr +$filesize && "                  \
440         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
441         "consoledev=ttyS0\0"                                    \
442         "ramdiskaddr=2000000\0"                                 \
443         "ramdiskfile=p4080ds/ramdisk.uboot\0"                   \
444         "fdtaddr=1e00000\0"                                     \
445         "fdtfile=p4080ds/p4080ds.dtb\0"                         \
446         "bdev=sda3\0"
447
448 #include <asm/fsl_secure_boot.h>
449
450 #endif  /* __CONFIG_H */