1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * (C) Copyright 2007-2008
4 * Stelian Pop <stelian@popies.net>
5 * Lead Tech Design <www.leadtechdesign.com>
7 * Configuation settings for the AT91SAM9263EK board.
13 #include <linux/stringify.h>
16 * SoC must be defined first, before hardware.h is included.
17 * In this case SoC is defined in boards.cfg.
19 #include <asm/hardware.h>
21 /* ARM asynchronous clock */
22 #define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
23 #define CONFIG_SYS_AT91_SLOW_CLOCK 32768
25 #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
27 #define CONFIG_SYS_USE_NORFLASH
33 #define CONFIG_ATMEL_LEGACY
36 #define LCD_BPP LCD_COLOR8
37 #define CONFIG_LCD_LOGO 1
38 #undef LCD_TEST_PATTERN
39 #define CONFIG_LCD_INFO 1
40 #define CONFIG_LCD_INFO_BELOW_LOGO 1
41 #define CONFIG_ATMEL_LCD 1
42 #define CONFIG_ATMEL_LCD_BGR555 1
47 #define CONFIG_BOOTP_BOOTFILESIZE 1
50 #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
51 #define CONFIG_SYS_SDRAM_SIZE 0x04000000
53 #define CONFIG_SYS_INIT_SP_ADDR \
54 (ATMEL_BASE_SRAM1 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
56 /* NOR flash, if populated */
57 #ifdef CONFIG_SYS_USE_NORFLASH
58 #define PHYS_FLASH_1 0x10000000
59 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
60 #define CONFIG_SYS_MAX_FLASH_SECT 256
62 #define CONFIG_SYS_MONITOR_SEC 1:0-3
63 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
64 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
66 /* Address and size of Primary Environment Sector */
68 #define CONFIG_EXTRA_ENV_SETTINGS \
69 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
71 "protect off ${monitor_base} +${filesize};" \
72 "erase ${monitor_base} +${filesize};" \
73 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
74 "protect on ${monitor_base} +${filesize}\0"
76 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
77 #define MASTER_PLL_MUL 171
78 #define MASTER_PLL_DIV 14
79 #define MASTER_PLL_OUT 3
82 #define CONFIG_SYS_MOR_VAL \
83 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
84 #define CONFIG_SYS_PLLAR_VAL \
85 (AT91_PMC_PLLAR_29 | \
86 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
87 AT91_PMC_PLLXR_PLLCOUNT(63) | \
88 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
89 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
91 /* PCK/2 = MCK Master Clock from PLLA */
92 #define CONFIG_SYS_MCKR1_VAL \
93 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
96 /* PCK/2 = MCK Master Clock from PLLA */
97 #define CONFIG_SYS_MCKR2_VAL \
98 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
101 /* define PDC[31:16] as DATA[31:16] */
102 #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
103 /* no pull-up for D[31:16] */
104 #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
105 /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
106 #define CONFIG_SYS_MATRIX_EBICSA_VAL \
107 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
108 AT91_MATRIX_CSA_EBI_CS1A)
111 /* SDRAMC_MR Mode register */
112 #define CONFIG_SYS_SDRC_MR_VAL1 0
113 /* SDRAMC_TR - Refresh Timer register */
114 #define CONFIG_SYS_SDRC_TR_VAL1 0x13C
115 /* SDRAMC_CR - Configuration register*/
116 #define CONFIG_SYS_SDRC_CR_VAL \
117 (AT91_SDRAMC_NC_9 | \
118 AT91_SDRAMC_NR_13 | \
120 AT91_SDRAMC_CAS_3 | \
121 AT91_SDRAMC_DBW_32 | \
122 (1 << 8) | /* Write Recovery Delay */ \
123 (7 << 12) | /* Row Cycle Delay */ \
124 (2 << 16) | /* Row Precharge Delay */ \
125 (2 << 20) | /* Row to Column Delay */ \
126 (5 << 24) | /* Active to Precharge Delay */ \
127 (1 << 28)) /* Exit Self Refresh to Active Delay */
129 /* Memory Device Register -> SDRAM */
130 #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
131 #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
132 #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
133 #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
134 #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
135 #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
136 #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
137 #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
138 #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
139 #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
140 #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
141 #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
142 #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
143 #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
144 #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
145 #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
146 #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
147 #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
149 /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
150 #define CONFIG_SYS_SMC0_SETUP0_VAL \
151 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
152 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
153 #define CONFIG_SYS_SMC0_PULSE0_VAL \
154 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
155 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
156 #define CONFIG_SYS_SMC0_CYCLE0_VAL \
157 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
158 #define CONFIG_SYS_SMC0_MODE0_VAL \
159 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
160 AT91_SMC_MODE_DBW_16 | \
161 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
163 /* user reset enable */
164 #define CONFIG_SYS_RSTC_RMR_VAL \
166 AT91_RSTC_MR_URSTEN | \
167 AT91_RSTC_MR_ERSTL(15))
169 /* Disable Watchdog */
170 #define CONFIG_SYS_WDTC_WDMR_VAL \
171 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
172 AT91_WDT_MR_WDV(0xfff) | \
173 AT91_WDT_MR_WDDIS | \
174 AT91_WDT_MR_WDD(0xfff))
177 #include <linux/stringify.h>
181 #ifdef CONFIG_CMD_NAND
182 #define CONFIG_SYS_MAX_NAND_DEVICE 1
183 #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
184 #define CONFIG_SYS_NAND_DBW_8 1
185 /* our ALE is AD21 */
186 #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
187 /* our CLE is AD22 */
188 #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
189 #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
190 #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
194 #define CONFIG_RESET_PHY_R 1
195 #define CONFIG_AT91_WANTS_COMMON_PHY
198 #define CONFIG_USB_ATMEL
199 #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
200 #define CONFIG_USB_OHCI_NEW 1
201 #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
202 #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
203 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
204 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
206 #ifdef CONFIG_SYS_USE_DATAFLASH
208 /* bootstrap + u-boot + env + linux in dataflash on CS0 */
210 #elif CONFIG_SYS_USE_NANDFLASH
212 /* bootstrap + u-boot + env + linux in nandflash */