1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * (C) Copyright 2007-2008
4 * Stelian Pop <stelian@popies.net>
5 * Lead Tech Design <www.leadtechdesign.com>
7 * Configuation settings for the AT91SAM9263EK board.
13 #include <linux/stringify.h>
16 * SoC must be defined first, before hardware.h is included.
17 * In this case SoC is defined in boards.cfg.
19 #include <asm/hardware.h>
21 /* ARM asynchronous clock */
22 #define CONFIG_SYS_AT91_MAIN_CLOCK 16367660 /* 16.367 MHz crystal */
23 #define CONFIG_SYS_AT91_SLOW_CLOCK 32768
25 #ifndef CONFIG_SYS_USE_BOOT_NORFLASH
27 #define CONFIG_SYS_USE_NORFLASH
33 #define CONFIG_ATMEL_LEGACY
36 #define LCD_BPP LCD_COLOR8
37 #define CONFIG_LCD_LOGO 1
38 #undef LCD_TEST_PATTERN
39 #define CONFIG_LCD_INFO 1
40 #define CONFIG_LCD_INFO_BELOW_LOGO 1
41 #define CONFIG_ATMEL_LCD 1
42 #define CONFIG_ATMEL_LCD_BGR555 1
45 #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1
46 #define CONFIG_SYS_SDRAM_SIZE 0x04000000
48 #define CONFIG_SYS_INIT_SP_ADDR \
49 (ATMEL_BASE_SRAM1 + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
51 /* NOR flash, if populated */
52 #ifdef CONFIG_SYS_USE_NORFLASH
53 #define PHYS_FLASH_1 0x10000000
54 #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
55 #define CONFIG_SYS_MAX_FLASH_SECT 256
57 #define CONFIG_SYS_MONITOR_SEC 1:0-3
58 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
59 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
61 /* Address and size of Primary Environment Sector */
63 #define CONFIG_EXTRA_ENV_SETTINGS \
64 "monitor_base=" __stringify(CONFIG_SYS_MONITOR_BASE) "\0" \
66 "protect off ${monitor_base} +${filesize};" \
67 "erase ${monitor_base} +${filesize};" \
68 "cp.b ${fileaddr} ${monitor_base} ${filesize};" \
69 "protect on ${monitor_base} +${filesize}\0"
71 #ifndef CONFIG_SKIP_LOWLEVEL_INIT
72 #define MASTER_PLL_MUL 171
73 #define MASTER_PLL_DIV 14
74 #define MASTER_PLL_OUT 3
77 #define CONFIG_SYS_MOR_VAL \
78 (AT91_PMC_MOR_MOSCEN | AT91_PMC_MOR_OSCOUNT(255))
79 #define CONFIG_SYS_PLLAR_VAL \
80 (AT91_PMC_PLLAR_29 | \
81 AT91_PMC_PLLXR_OUT(MASTER_PLL_OUT) | \
82 AT91_PMC_PLLXR_PLLCOUNT(63) | \
83 AT91_PMC_PLLXR_MUL(MASTER_PLL_MUL - 1) | \
84 AT91_PMC_PLLXR_DIV(MASTER_PLL_DIV))
86 /* PCK/2 = MCK Master Clock from PLLA */
87 #define CONFIG_SYS_MCKR1_VAL \
88 (AT91_PMC_MCKR_CSS_SLOW | AT91_PMC_MCKR_PRES_1 | \
91 /* PCK/2 = MCK Master Clock from PLLA */
92 #define CONFIG_SYS_MCKR2_VAL \
93 (AT91_PMC_MCKR_CSS_PLLA | AT91_PMC_MCKR_PRES_1 | \
96 /* define PDC[31:16] as DATA[31:16] */
97 #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
98 /* no pull-up for D[31:16] */
99 #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
100 /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
101 #define CONFIG_SYS_MATRIX_EBICSA_VAL \
102 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
103 AT91_MATRIX_CSA_EBI_CS1A)
106 /* SDRAMC_MR Mode register */
107 #define CONFIG_SYS_SDRC_MR_VAL1 0
108 /* SDRAMC_TR - Refresh Timer register */
109 #define CONFIG_SYS_SDRC_TR_VAL1 0x13C
110 /* SDRAMC_CR - Configuration register*/
111 #define CONFIG_SYS_SDRC_CR_VAL \
112 (AT91_SDRAMC_NC_9 | \
113 AT91_SDRAMC_NR_13 | \
115 AT91_SDRAMC_CAS_3 | \
116 AT91_SDRAMC_DBW_32 | \
117 (1 << 8) | /* Write Recovery Delay */ \
118 (7 << 12) | /* Row Cycle Delay */ \
119 (2 << 16) | /* Row Precharge Delay */ \
120 (2 << 20) | /* Row to Column Delay */ \
121 (5 << 24) | /* Active to Precharge Delay */ \
122 (1 << 28)) /* Exit Self Refresh to Active Delay */
124 /* Memory Device Register -> SDRAM */
125 #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
126 #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
127 #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
128 #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
129 #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
130 #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
131 #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
132 #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
133 #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
134 #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
135 #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
136 #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
137 #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
138 #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
139 #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
140 #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
141 #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
142 #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
144 /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
145 #define CONFIG_SYS_SMC0_SETUP0_VAL \
146 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
147 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
148 #define CONFIG_SYS_SMC0_PULSE0_VAL \
149 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
150 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
151 #define CONFIG_SYS_SMC0_CYCLE0_VAL \
152 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
153 #define CONFIG_SYS_SMC0_MODE0_VAL \
154 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
155 AT91_SMC_MODE_DBW_16 | \
156 AT91_SMC_MODE_TDF | AT91_SMC_MODE_TDF_CYCLE(6))
158 /* user reset enable */
159 #define CONFIG_SYS_RSTC_RMR_VAL \
161 AT91_RSTC_MR_URSTEN | \
162 AT91_RSTC_MR_ERSTL(15))
164 /* Disable Watchdog */
165 #define CONFIG_SYS_WDTC_WDMR_VAL \
166 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
167 AT91_WDT_MR_WDV(0xfff) | \
168 AT91_WDT_MR_WDDIS | \
169 AT91_WDT_MR_WDD(0xfff))
172 #include <linux/stringify.h>
176 #ifdef CONFIG_CMD_NAND
177 #define CONFIG_SYS_MAX_NAND_DEVICE 1
178 #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
179 #define CONFIG_SYS_NAND_DBW_8 1
180 /* our ALE is AD21 */
181 #define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
182 /* our CLE is AD22 */
183 #define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
184 #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PD15
185 #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PA22
189 #define CONFIG_RESET_PHY_R 1
190 #define CONFIG_AT91_WANTS_COMMON_PHY
193 #define CONFIG_USB_ATMEL
194 #define CONFIG_USB_ATMEL_CLK_SEL_PLLB
195 #define CONFIG_USB_OHCI_NEW 1
196 #define CONFIG_SYS_USB_OHCI_CPU_INIT 1
197 #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
198 #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
199 #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
201 #ifdef CONFIG_SYS_USE_DATAFLASH
203 /* bootstrap + u-boot + env + linux in dataflash on CS0 */
205 #elif CONFIG_SYS_USE_NANDFLASH
207 /* bootstrap + u-boot + env + linux in nandflash */