37c45e7172f5bab37ae5bebe4088aaa88ee57b2e
[platform/kernel/u-boot.git] / include / configs / amcore.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Sysam AMCORE board configuration
4  *
5  * (C) Copyright 2016  Angelo Dureghello <angelo@sysam.it>
6  */
7
8 #ifndef __AMCORE_CONFIG_H
9 #define __AMCORE_CONFIG_H
10
11 #define CFG_SYS_UART_PORT               0
12
13 #define CONFIG_MCFTMR
14 #define CONFIG_MCFUART
15 #define CONFIG_SYS_UART_PORT            0
16 #define CONFIG_SYS_BAUDRATE_TABLE       { 9600, 19200, 38400, 57600, 115200 }
17
18 #define CONFIG_BOOTCOMMAND              "bootm ffc30000"
19 #define CONFIG_EXTRA_ENV_SETTINGS                               \
20         "upgrade_uboot=loady; "                                 \
21                 "protect off 0xffc00000 0xffc2ffff; "           \
22                 "erase 0xffc00000 0xffc2ffff; "                 \
23                 "cp.b 0x20000 0xffc00000 ${filesize}\0"         \
24         "upgrade_kernel=loady; "                                \
25                 "erase 0xffc30000 0xffefffff; "                 \
26                 "cp.b 0x20000 0xffc30000 ${filesize}\0"         \
27         "upgrade_jffs2=loady; "                                 \
28                 "erase 0xfff00000 0xffffffff; "                 \
29                 "cp.b 0x20000 0xfff00000 ${filesize}\0"
30
31 #define CFG_SYS_CLK                     45000000
32 #define CFG_SYS_CPU_CLK         (CFG_SYS_CLK * 2)
33 /* Register Base Addrs */
34 #define CFG_SYS_MBAR                    0x10000000
35 /* Definitions for initial stack pointer and data area (in DPRAM) */
36 #define CFG_SYS_INIT_RAM_ADDR   0x20000000
37 /* size of internal SRAM */
38 #define CFG_SYS_INIT_RAM_SIZE   0x1000
39
40 #define CFG_SYS_SDRAM_BASE              0x00000000
41 #define CFG_SYS_SDRAM_SIZE              0x1000000
42 #define CFG_SYS_FLASH_BASE              0xffc00000
43
44 /* amcore design has flash data bytes wired swapped */
45 #define CFG_SYS_WRITE_SWAPPED_DATA
46 /* reserve 128-4KB */
47 #define CONFIG_SYS_MONITOR_BASE         (CONFIG_SYS_FLASH_BASE + 0x400)
48 #define CONFIG_SYS_MONITOR_LEN          ((192 - 4) * 1024)
49 #define CONFIG_SYS_MALLOC_LEN           (1 * 1024 * 1024)
50 #define CONFIG_SYS_BOOTPARAMS_LEN       (64 * 1024)
51
52 #define LDS_BOARD_TEXT \
53         . = DEFINED(env_offset) ? env_offset : .; \
54         env/embedded.o(.text*);
55
56 /* memory map space for linux boot data */
57 #define CFG_SYS_BOOTMAPSZ               (8 << 20)
58
59 /*
60  * Cache Configuration
61  *
62  * Special 8K version 3 core cache.
63  * This is a single unified instruction/data cache.
64  * sdram - single region - no masks
65  */
66
67 #define ICACHE_STATUS                   (CFG_SYS_INIT_RAM_ADDR + \
68                                          CFG_SYS_INIT_RAM_SIZE - 8)
69 #define DCACHE_STATUS                   (CFG_SYS_INIT_RAM_ADDR + \
70                                          CFG_SYS_INIT_RAM_SIZE - 4)
71 #define CFG_SYS_ICACHE_INV           (CF_CACR_CINVA)
72 #define CFG_SYS_CACHE_ACR0              (CF_ACR_CM_WT | CF_ACR_SM_ALL | \
73                                          CF_ACR_EN)
74 #define CFG_SYS_CACHE_ICACR             (CF_CACR_DCM_P | CF_CACR_ESB | \
75                                          CF_CACR_EC)
76
77 /* CS0 - AMD Flash, address 0xffc00000 */
78 #define CFG_SYS_CS0_BASE                (CFG_SYS_FLASH_BASE>>16)
79 /* 4MB, AA=0,V=1  C/I BIT for errata */
80 #define CFG_SYS_CS0_MASK                0x003f0001
81 /* WS=10, AA=1, PS=16bit (10) */
82 #define CFG_SYS_CS0_CTRL                0x1980
83 /* CS1 - DM9000 Ethernet Controller, address 0x30000000 */
84 #define CFG_SYS_CS1_BASE                0x3000
85 #define CFG_SYS_CS1_MASK                0x00070001
86 #define CFG_SYS_CS1_CTRL                0x0100
87
88 #endif  /* __AMCORE_CONFIG_H */