treewide: Migrate CONFIG_SYS_ALT_MEMTEST to Kconfig
[platform/kernel/u-boot.git] / include / configs / T4240RDB.h
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  * T4240 RDB board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #define CONFIG_FSL_SATA_V2
14 #define CONFIG_PCIE4
15
16 #define CONFIG_ICS307_REFCLK_HZ         25000000  /* ICS307 ref clk freq */
17
18 #ifdef CONFIG_RAMBOOT_PBL
19 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
20 #ifndef CONFIG_SDCARD
21 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
22 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
23 #else
24 #define CONFIG_SPL_FLUSH_IMAGE
25 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
26 #define CONFIG_SPL_TEXT_BASE            0xFFFD8000
27 #define CONFIG_SPL_PAD_TO               0x40000
28 #define CONFIG_SPL_MAX_SIZE             0x28000
29 #define RESET_VECTOR_OFFSET             0x27FFC
30 #define BOOT_PAGE_OFFSET                0x27000
31
32 #ifdef  CONFIG_SDCARD
33 #define CONFIG_RESET_VECTOR_ADDRESS     0x200FFC
34 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
35 #define CONFIG_SYS_MMC_U_BOOT_DST       0x00200000
36 #define CONFIG_SYS_MMC_U_BOOT_START     0x00200000
37 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
38 #ifndef CONFIG_SPL_BUILD
39 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
40 #endif
41 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot.lds"
42 #define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
43 #define CONFIG_SPL_MMC_BOOT
44 #endif
45
46 #ifdef CONFIG_SPL_BUILD
47 #define CONFIG_SPL_SKIP_RELOCATE
48 #define CONFIG_SPL_COMMON_INIT_DDR
49 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
50 #endif
51
52 #endif
53 #endif /* CONFIG_RAMBOOT_PBL */
54
55 #define CONFIG_DDR_ECC
56
57 /* High Level Configuration Options */
58 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
59 #define CONFIG_MP                       /* support multiple processors */
60
61 #ifndef CONFIG_RESET_VECTOR_ADDRESS
62 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
63 #endif
64
65 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
66 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
67 #define CONFIG_PCIE1                    /* PCIE controller 1 */
68 #define CONFIG_PCIE2                    /* PCIE controller 2 */
69 #define CONFIG_PCIE3                    /* PCIE controller 3 */
70 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
71 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
72
73 #define CONFIG_ENV_OVERWRITE
74
75 /*
76  * These can be toggled for performance analysis, otherwise use default.
77  */
78 #define CONFIG_SYS_CACHE_STASHING
79 #define CONFIG_BTB                      /* toggle branch predition */
80 #ifdef CONFIG_DDR_ECC
81 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
82 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
83 #endif
84
85 #define CONFIG_ENABLE_36BIT_PHYS
86
87 #define CONFIG_ADDR_MAP
88 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
89
90 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
91 #define CONFIG_SYS_MEMTEST_END          0x00400000
92
93 /*
94  *  Config the L3 Cache as L3 SRAM
95  */
96 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
97 #define CONFIG_SYS_L3_SIZE              (512 << 10)
98 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
99 #ifdef CONFIG_RAMBOOT_PBL
100 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
101 #endif
102 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
103 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
104 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
105 #define CONFIG_SPL_RELOC_STACK_SIZE     (22 << 10)
106
107 #define CONFIG_SYS_DCSRBAR              0xf0000000
108 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
109
110 /*
111  * DDR Setup
112  */
113 #define CONFIG_VERY_BIG_RAM
114 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
115 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
116
117 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
118 #define CONFIG_CHIP_SELECTS_PER_CTRL    4
119 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
120
121 #define CONFIG_DDR_SPD
122
123 /*
124  * IFC Definitions
125  */
126 #define CONFIG_SYS_FLASH_BASE   0xe0000000
127 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
128
129 #ifdef CONFIG_SPL_BUILD
130 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SPL_TEXT_BASE
131 #else
132 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
133 #endif
134
135 #define CONFIG_BOARD_EARLY_INIT_R       /* call board_early_init_r function */
136 #define CONFIG_MISC_INIT_R
137
138 #define CONFIG_HWCONFIG
139
140 /* define to use L1 as initial stack */
141 #define CONFIG_L1_INIT_RAM
142 #define CONFIG_SYS_INIT_RAM_LOCK
143 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
144 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
145 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
146 /* The assembler doesn't like typecast */
147 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
148         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
149           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
150 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
151
152 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
153                                         GENERATED_GBL_DATA_SIZE)
154 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
155
156 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
157 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
158
159 /* Serial Port - controlled on board with jumper J8
160  * open - index 2
161  * shorted - index 1
162  */
163 #define CONFIG_SYS_NS16550_SERIAL
164 #define CONFIG_SYS_NS16550_REG_SIZE     1
165 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
166
167 #define CONFIG_SYS_BAUDRATE_TABLE       \
168         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
169
170 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
171 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
172 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
173 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
174
175 /* I2C */
176 #define CONFIG_SYS_I2C
177 #define CONFIG_SYS_I2C_FSL
178 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
179 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
180 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
181 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x118100
182
183 /*
184  * General PCI
185  * Memory space is mapped 1-1, but I/O space must start from 0.
186  */
187
188 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
189 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
190 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
191 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
192 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
193 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
194 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
195 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
196 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
197
198 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
199 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
200 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
201 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
202 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
203 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
204 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
205 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
206 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
207
208 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
209 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
210 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
211 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
212 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x20000000      /* 512M */
213 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
214 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
215 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
216 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
217
218 /* controller 4, Base address 203000 */
219 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
220 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
221 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x20000000      /* 512M */
222 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
223 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
224 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
225
226 #ifdef CONFIG_PCI
227 #define CONFIG_PCI_INDIRECT_BRIDGE
228
229 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
230 #endif  /* CONFIG_PCI */
231
232 /* SATA */
233 #ifdef CONFIG_FSL_SATA_V2
234 #define CONFIG_SYS_SATA_MAX_DEVICE      2
235 #define CONFIG_SATA1
236 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
237 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
238 #define CONFIG_SATA2
239 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
240 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
241
242 #define CONFIG_LBA48
243 #endif
244
245 #ifdef CONFIG_FMAN_ENET
246 #define CONFIG_MII              /* MII PHY management */
247 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
248 #endif
249
250 /*
251  * Environment
252  */
253 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
254 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
255
256 /*
257  * Command line configuration.
258  */
259
260 /*
261  * Miscellaneous configurable options
262  */
263 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
264
265 /*
266  * For booting Linux, the board info and command line data
267  * have to be in the first 64 MB of memory, since this is
268  * the maximum mapped by the Linux kernel during initialization.
269  */
270 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
271 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
272
273 #ifdef CONFIG_CMD_KGDB
274 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
275 #endif
276
277 /*
278  * Environment Configuration
279  */
280 #define CONFIG_ROOTPATH         "/opt/nfsroot"
281 #define CONFIG_BOOTFILE         "uImage"
282 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
283
284 /* default location for tftp and bootm */
285 #define CONFIG_LOADADDR         1000000
286
287 #define CONFIG_HVBOOT                                   \
288         "setenv bootargs config-addr=0x60000000; "      \
289         "bootm 0x01000000 - 0x00f00000"
290
291 #ifndef CONFIG_MTD_NOR_FLASH
292 #else
293 #define CONFIG_FLASH_CFI_DRIVER
294 #define CONFIG_SYS_FLASH_CFI
295 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
296 #endif
297
298 #if defined(CONFIG_SPIFLASH)
299 #define CONFIG_SYS_EXTRA_ENV_RELOC
300 #define CONFIG_ENV_SPI_BUS              0
301 #define CONFIG_ENV_SPI_CS               0
302 #define CONFIG_ENV_SPI_MAX_HZ           10000000
303 #define CONFIG_ENV_SPI_MODE             0
304 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
305 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
306 #define CONFIG_ENV_SECT_SIZE            0x10000
307 #elif defined(CONFIG_SDCARD)
308 #define CONFIG_SYS_EXTRA_ENV_RELOC
309 #define CONFIG_SYS_MMC_ENV_DEV          0
310 #define CONFIG_ENV_SIZE                 0x2000
311 #define CONFIG_ENV_OFFSET               (512 * 0x800)
312 #elif defined(CONFIG_NAND)
313 #define CONFIG_SYS_EXTRA_ENV_RELOC
314 #define CONFIG_ENV_SIZE                 CONFIG_SYS_NAND_BLOCK_SIZE
315 #define CONFIG_ENV_OFFSET               (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
316 #elif defined(CONFIG_ENV_IS_NOWHERE)
317 #define CONFIG_ENV_SIZE         0x2000
318 #else
319 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
320 #define CONFIG_ENV_SIZE         0x2000
321 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
322 #endif
323
324 #define CONFIG_SYS_CLK_FREQ     66666666
325 #define CONFIG_DDR_CLK_FREQ     133333333
326
327 #ifndef __ASSEMBLY__
328 unsigned long get_board_sys_clk(void);
329 unsigned long get_board_ddr_clk(void);
330 #endif
331
332 /*
333  * DDR Setup
334  */
335 #define CONFIG_SYS_SPD_BUS_NUM  0
336 #define SPD_EEPROM_ADDRESS1     0x52
337 #define SPD_EEPROM_ADDRESS2     0x54
338 #define SPD_EEPROM_ADDRESS3     0x56
339 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
340 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
341
342 /*
343  * IFC Definitions
344  */
345 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
346 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
347                                 + 0x8000000) | \
348                                 CSPR_PORT_SIZE_16 | \
349                                 CSPR_MSEL_NOR | \
350                                 CSPR_V)
351 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
352 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
353                                 CSPR_PORT_SIZE_16 | \
354                                 CSPR_MSEL_NOR | \
355                                 CSPR_V)
356 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
357 /* NOR Flash Timing Params */
358 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
359
360 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
361                                 FTIM0_NOR_TEADC(0x5) | \
362                                 FTIM0_NOR_TEAHC(0x5))
363 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
364                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
365                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
366 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
367                                 FTIM2_NOR_TCH(0x4) | \
368                                 FTIM2_NOR_TWPH(0x0E) | \
369                                 FTIM2_NOR_TWP(0x1c))
370 #define CONFIG_SYS_NOR_FTIM3    0x0
371
372 #define CONFIG_SYS_FLASH_QUIET_TEST
373 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
374
375 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
376 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
377 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
378 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
379
380 #define CONFIG_SYS_FLASH_EMPTY_INFO
381 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
382                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
383
384 /* NAND Flash on IFC */
385 #define CONFIG_NAND_FSL_IFC
386 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
387 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
388 #define CONFIG_SYS_NAND_BASE            0xff800000
389 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
390
391 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
392 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
393                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
394                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
395                                 | CSPR_V)
396 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
397
398 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
399                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
400                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
401                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */ \
402                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
403                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
404                                 | CSOR_NAND_PB(128))    /*Page Per Block = 128*/
405
406 #define CONFIG_SYS_NAND_ONFI_DETECTION
407
408 /* ONFI NAND Flash mode0 Timing Params */
409 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
410                                         FTIM0_NAND_TWP(0x18)   | \
411                                         FTIM0_NAND_TWCHT(0x07) | \
412                                         FTIM0_NAND_TWH(0x0a))
413 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
414                                         FTIM1_NAND_TWBE(0x39)  | \
415                                         FTIM1_NAND_TRR(0x0e)   | \
416                                         FTIM1_NAND_TRP(0x18))
417 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
418                                         FTIM2_NAND_TREH(0x0a) | \
419                                         FTIM2_NAND_TWHRE(0x1e))
420 #define CONFIG_SYS_NAND_FTIM3           0x0
421
422 #define CONFIG_SYS_NAND_DDR_LAW         11
423 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
424 #define CONFIG_SYS_MAX_NAND_DEVICE      1
425
426 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
427
428 #if defined(CONFIG_NAND)
429 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
430 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
431 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
432 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
433 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
434 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
435 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
436 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
437 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
438 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR
439 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
440 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
441 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
442 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
443 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
444 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
445 #else
446 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
447 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
448 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
449 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
450 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
451 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
452 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
453 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
454 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
455 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
456 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
457 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
458 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
459 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
460 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
461 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
462 #endif
463 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
464 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
465 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
466 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
467 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
468 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
469 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
470 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
471
472 /* CPLD on IFC */
473 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
474 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
475 #define CONFIG_SYS_CSPR3_EXT    (0xf)
476 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
477                                 | CSPR_PORT_SIZE_8 \
478                                 | CSPR_MSEL_GPCM \
479                                 | CSPR_V)
480
481 #define CONFIG_SYS_AMASK3       IFC_AMASK(4*1024)
482 #define CONFIG_SYS_CSOR3        0x0
483
484 /* CPLD Timing parameters for IFC CS3 */
485 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
486                                         FTIM0_GPCM_TEADC(0x0e) | \
487                                         FTIM0_GPCM_TEAHC(0x0e))
488 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
489                                         FTIM1_GPCM_TRAD(0x1f))
490 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
491                                         FTIM2_GPCM_TCH(0x8) | \
492                                         FTIM2_GPCM_TWP(0x1f))
493 #define CONFIG_SYS_CS3_FTIM3            0x0
494
495 #if defined(CONFIG_RAMBOOT_PBL)
496 #define CONFIG_SYS_RAMBOOT
497 #endif
498
499 /* I2C */
500 #define CONFIG_SYS_FSL_I2C_SPEED        100000  /* I2C speed */
501 #define CONFIG_SYS_FSL_I2C2_SPEED       100000  /* I2C2 speed */
502 #define I2C_MUX_PCA_ADDR_PRI            0x77 /* I2C bus multiplexer,primary */
503 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* I2C bus multiplexer,secondary */
504
505 #define I2C_MUX_CH_DEFAULT      0x8
506 #define I2C_MUX_CH_VOL_MONITOR  0xa
507 #define I2C_MUX_CH_VSC3316_FS   0xc
508 #define I2C_MUX_CH_VSC3316_BS   0xd
509
510 /* Voltage monitor on channel 2*/
511 #define I2C_VOL_MONITOR_ADDR            0x40
512 #define I2C_VOL_MONITOR_BUS_V_OFFSET    0x2
513 #define I2C_VOL_MONITOR_BUS_V_OVF       0x1
514 #define I2C_VOL_MONITOR_BUS_V_SHIFT     3
515
516 #define CONFIG_VID_FLS_ENV              "t4240rdb_vdd_mv"
517 #ifndef CONFIG_SPL_BUILD
518 #define CONFIG_VID
519 #endif
520 #define CONFIG_VOL_MONITOR_IR36021_SET
521 #define CONFIG_VOL_MONITOR_IR36021_READ
522 /* The lowest and highest voltage allowed for T4240RDB */
523 #define VDD_MV_MIN                      819
524 #define VDD_MV_MAX                      1212
525
526 /*
527  * eSPI - Enhanced SPI
528  */
529 #define CONFIG_SF_DEFAULT_SPEED         10000000
530 #define CONFIG_SF_DEFAULT_MODE          0
531
532 /* Qman/Bman */
533 #ifndef CONFIG_NOBQFMAN
534 #define CONFIG_SYS_BMAN_NUM_PORTALS     50
535 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
536 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
537 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
538 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
539 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
540 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
541 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
542 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
543                                         CONFIG_SYS_BMAN_CENA_SIZE)
544 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
545 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
546 #define CONFIG_SYS_QMAN_NUM_PORTALS     50
547 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
548 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
549 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
550 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
551 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
552 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
553 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
554 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
555                                         CONFIG_SYS_QMAN_CENA_SIZE)
556 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
557 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
558
559 #define CONFIG_SYS_DPAA_FMAN
560 #define CONFIG_SYS_DPAA_PME
561 #define CONFIG_SYS_PMAN
562 #define CONFIG_SYS_DPAA_DCE
563 #define CONFIG_SYS_DPAA_RMAN
564 #define CONFIG_SYS_INTERLAKEN
565
566 /* Default address of microcode for the Linux Fman driver */
567 #if defined(CONFIG_SPIFLASH)
568 /*
569  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
570  * env, so we got 0x110000.
571  */
572 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
573 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
574 #elif defined(CONFIG_SDCARD)
575 /*
576  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
577  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
578  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
579  */
580 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
581 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
582 #elif defined(CONFIG_NAND)
583 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
584 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
585 #else
586 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
587 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
588 #endif
589 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
590 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
591 #endif /* CONFIG_NOBQFMAN */
592
593 #ifdef CONFIG_SYS_DPAA_FMAN
594 #define CONFIG_FMAN_ENET
595 #define CONFIG_PHYLIB_10G
596 #define CONFIG_PHY_VITESSE
597 #define CONFIG_PHY_CORTINA
598 #define CONFIG_SYS_CORTINA_FW_IN_NOR
599 #define CONFIG_CORTINA_FW_ADDR          0xefe00000
600 #define CONFIG_CORTINA_FW_LENGTH        0x40000
601 #define CONFIG_PHY_TERANETICS
602 #define SGMII_PHY_ADDR1 0x0
603 #define SGMII_PHY_ADDR2 0x1
604 #define SGMII_PHY_ADDR3 0x2
605 #define SGMII_PHY_ADDR4 0x3
606 #define SGMII_PHY_ADDR5 0x4
607 #define SGMII_PHY_ADDR6 0x5
608 #define SGMII_PHY_ADDR7 0x6
609 #define SGMII_PHY_ADDR8 0x7
610 #define FM1_10GEC1_PHY_ADDR     0x10
611 #define FM1_10GEC2_PHY_ADDR     0x11
612 #define FM2_10GEC1_PHY_ADDR     0x12
613 #define FM2_10GEC2_PHY_ADDR     0x13
614 #define CORTINA_PHY_ADDR1       FM1_10GEC1_PHY_ADDR
615 #define CORTINA_PHY_ADDR2       FM1_10GEC2_PHY_ADDR
616 #define CORTINA_PHY_ADDR3       FM2_10GEC1_PHY_ADDR
617 #define CORTINA_PHY_ADDR4       FM2_10GEC2_PHY_ADDR
618 #endif
619
620 /* SATA */
621 #ifdef CONFIG_FSL_SATA_V2
622 #define CONFIG_SYS_SATA_MAX_DEVICE      2
623 #define CONFIG_SATA1
624 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
625 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
626 #define CONFIG_SATA2
627 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
628 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
629
630 #define CONFIG_LBA48
631 #endif
632
633 #ifdef CONFIG_FMAN_ENET
634 #define CONFIG_MII              /* MII PHY management */
635 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
636 #endif
637
638 /*
639 * USB
640 */
641 #define CONFIG_USB_EHCI_FSL
642 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
643 #define CONFIG_HAS_FSL_DR_USB
644
645 #ifdef CONFIG_MMC
646 #define CONFIG_FSL_ESDHC
647 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
648 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
649 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
650 #endif
651
652
653 #define __USB_PHY_TYPE  utmi
654
655 /*
656  * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
657  * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
658  * interleaving. It can be cacheline, page, bank, superbank.
659  * See doc/README.fsl-ddr for details.
660  */
661 #ifdef CONFIG_ARCH_T4240
662 #define CTRL_INTLV_PREFERED 3way_4KB
663 #else
664 #define CTRL_INTLV_PREFERED cacheline
665 #endif
666
667 #define CONFIG_EXTRA_ENV_SETTINGS                               \
668         "hwconfig=fsl_ddr:"                                     \
669         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
670         "bank_intlv=auto;"                                      \
671         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
672         "netdev=eth0\0"                                         \
673         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
674         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
675         "tftpflash=tftpboot $loadaddr $uboot && "               \
676         "protect off $ubootaddr +$filesize && "                 \
677         "erase $ubootaddr +$filesize && "                       \
678         "cp.b $loadaddr $ubootaddr $filesize && "               \
679         "protect on $ubootaddr +$filesize && "                  \
680         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
681         "consoledev=ttyS0\0"                                    \
682         "ramdiskaddr=2000000\0"                                 \
683         "ramdiskfile=t4240rdb/ramdisk.uboot\0"                  \
684         "fdtaddr=1e00000\0"                                     \
685         "fdtfile=t4240rdb/t4240rdb.dtb\0"                       \
686         "bdev=sda3\0"
687
688 #define CONFIG_HVBOOT                                   \
689         "setenv bootargs config-addr=0x60000000; "      \
690         "bootm 0x01000000 - 0x00f00000"
691
692 #define CONFIG_LINUX                                    \
693         "setenv bootargs root=/dev/ram rw "             \
694         "console=$consoledev,$baudrate $othbootargs;"   \
695         "setenv ramdiskaddr 0x02000000;"                \
696         "setenv fdtaddr 0x00c00000;"                    \
697         "setenv loadaddr 0x1000000;"                    \
698         "bootm $loadaddr $ramdiskaddr $fdtaddr"
699
700 #define CONFIG_HDBOOT                                   \
701         "setenv bootargs root=/dev/$bdev rw "           \
702         "console=$consoledev,$baudrate $othbootargs;"   \
703         "tftp $loadaddr $bootfile;"                     \
704         "tftp $fdtaddr $fdtfile;"                       \
705         "bootm $loadaddr - $fdtaddr"
706
707 #define CONFIG_NFSBOOTCOMMAND                   \
708         "setenv bootargs root=/dev/nfs rw "     \
709         "nfsroot=$serverip:$rootpath "          \
710         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
711         "console=$consoledev,$baudrate $othbootargs;"   \
712         "tftp $loadaddr $bootfile;"             \
713         "tftp $fdtaddr $fdtfile;"               \
714         "bootm $loadaddr - $fdtaddr"
715
716 #define CONFIG_RAMBOOTCOMMAND                           \
717         "setenv bootargs root=/dev/ram rw "             \
718         "console=$consoledev,$baudrate $othbootargs;"   \
719         "tftp $ramdiskaddr $ramdiskfile;"               \
720         "tftp $loadaddr $bootfile;"                     \
721         "tftp $fdtaddr $fdtfile;"                       \
722         "bootm $loadaddr $ramdiskaddr $fdtaddr"
723
724 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
725
726 #include <asm/fsl_secure_boot.h>
727
728 #endif  /* __CONFIG_H */