29447e4895ab281d2e7d06b8c2bbfe5a3b1065a4
[platform/kernel/u-boot.git] / include / configs / T4240RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T4240 RDB board configuration file
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #include <linux/stringify.h>
14
15 #define CONFIG_PCIE4
16
17 #define CONFIG_ICS307_REFCLK_HZ         25000000  /* ICS307 ref clk freq */
18
19 #ifdef CONFIG_RAMBOOT_PBL
20 #ifndef CONFIG_SDCARD
21 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
22 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
23 #else
24 #define RESET_VECTOR_OFFSET             0x27FFC
25 #define BOOT_PAGE_OFFSET                0x27000
26
27 #ifdef  CONFIG_SDCARD
28 #define CONFIG_RESET_VECTOR_ADDRESS     0x200FFC
29 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
30 #define CONFIG_SYS_MMC_U_BOOT_DST       0x00200000
31 #define CONFIG_SYS_MMC_U_BOOT_START     0x00200000
32 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
33 #endif
34
35 #endif
36 #endif /* CONFIG_RAMBOOT_PBL */
37
38 /* High Level Configuration Options */
39 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
40
41 #ifndef CONFIG_RESET_VECTOR_ADDRESS
42 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
43 #endif
44
45 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
46 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
47 #define CONFIG_PCIE1                    /* PCIE controller 1 */
48 #define CONFIG_PCIE2                    /* PCIE controller 2 */
49 #define CONFIG_PCIE3                    /* PCIE controller 3 */
50
51 /*
52  * These can be toggled for performance analysis, otherwise use default.
53  */
54 #define CONFIG_SYS_CACHE_STASHING
55 #ifdef CONFIG_DDR_ECC
56 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
57 #endif
58
59 /*
60  *  Config the L3 Cache as L3 SRAM
61  */
62 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
63 #define CONFIG_SYS_L3_SIZE              (512 << 10)
64 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
65
66 #define CONFIG_SYS_DCSRBAR              0xf0000000
67 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
68
69 /*
70  * DDR Setup
71  */
72 #define CONFIG_VERY_BIG_RAM
73 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
74 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
75
76 /*
77  * IFC Definitions
78  */
79 #define CONFIG_SYS_FLASH_BASE   0xe0000000
80 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
81
82 #define CONFIG_HWCONFIG
83
84 /* define to use L1 as initial stack */
85 #define CONFIG_L1_INIT_RAM
86 #define CONFIG_SYS_INIT_RAM_LOCK
87 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
88 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
89 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
90 /* The assembler doesn't like typecast */
91 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
92         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
93           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
94 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
95
96 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
97
98 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
99
100 /* Serial Port - controlled on board with jumper J8
101  * open - index 2
102  * shorted - index 1
103  */
104 #define CONFIG_SYS_NS16550_SERIAL
105 #define CONFIG_SYS_NS16550_REG_SIZE     1
106 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
107
108 #define CONFIG_SYS_BAUDRATE_TABLE       \
109         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
110
111 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
112 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
113 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
114 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
115
116 /* I2C */
117
118 /*
119  * General PCI
120  * Memory space is mapped 1-1, but I/O space must start from 0.
121  */
122
123 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
124 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
125 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
126 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
127 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
128
129 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
130 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
131 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
132 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
133 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
134
135 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
136 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
137 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
138 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
139 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
140
141 /* controller 4, Base address 203000 */
142 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
143 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc60000000ull
144 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
145
146 #ifdef CONFIG_PCI
147 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
148 #endif  /* CONFIG_PCI */
149
150 /*
151  * Environment
152  */
153 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
154 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
155
156 /*
157  * Miscellaneous configurable options
158  */
159
160 /*
161  * For booting Linux, the board info and command line data
162  * have to be in the first 64 MB of memory, since this is
163  * the maximum mapped by the Linux kernel during initialization.
164  */
165 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
166 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
167
168 /*
169  * Environment Configuration
170  */
171 #define CONFIG_ROOTPATH         "/opt/nfsroot"
172 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
173
174 #define HVBOOT                                  \
175         "setenv bootargs config-addr=0x60000000; "      \
176         "bootm 0x01000000 - 0x00f00000"
177
178 /*
179  * DDR Setup
180  */
181 #define SPD_EEPROM_ADDRESS1     0x52
182 #define SPD_EEPROM_ADDRESS2     0x54
183 #define SPD_EEPROM_ADDRESS3     0x56
184 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1     /* for p3041/p5010 */
185 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
186
187 /*
188  * IFC Definitions
189  */
190 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
191 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
192                                 + 0x8000000) | \
193                                 CSPR_PORT_SIZE_16 | \
194                                 CSPR_MSEL_NOR | \
195                                 CSPR_V)
196 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
197 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
198                                 CSPR_PORT_SIZE_16 | \
199                                 CSPR_MSEL_NOR | \
200                                 CSPR_V)
201 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
202 /* NOR Flash Timing Params */
203 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
204
205 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
206                                 FTIM0_NOR_TEADC(0x5) | \
207                                 FTIM0_NOR_TEAHC(0x5))
208 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
209                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
210                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
211 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
212                                 FTIM2_NOR_TCH(0x4) | \
213                                 FTIM2_NOR_TWPH(0x0E) | \
214                                 FTIM2_NOR_TWP(0x1c))
215 #define CONFIG_SYS_NOR_FTIM3    0x0
216
217 #define CONFIG_SYS_FLASH_QUIET_TEST
218 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
219
220 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
221 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
222 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
223
224 #define CONFIG_SYS_FLASH_EMPTY_INFO
225 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
226                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
227
228 /* NAND Flash on IFC */
229 #define CONFIG_SYS_NAND_MAX_ECCPOS      256
230 #define CONFIG_SYS_NAND_MAX_OOBFREE     2
231 #define CONFIG_SYS_NAND_BASE            0xff800000
232 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
233
234 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
235 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
236                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
237                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
238                                 | CSPR_V)
239 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
240
241 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
242                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
243                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
244                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */ \
245                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
246                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
247                                 | CSOR_NAND_PB(128))    /*Page Per Block = 128*/
248
249 /* ONFI NAND Flash mode0 Timing Params */
250 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
251                                         FTIM0_NAND_TWP(0x18)   | \
252                                         FTIM0_NAND_TWCHT(0x07) | \
253                                         FTIM0_NAND_TWH(0x0a))
254 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
255                                         FTIM1_NAND_TWBE(0x39)  | \
256                                         FTIM1_NAND_TRR(0x0e)   | \
257                                         FTIM1_NAND_TRP(0x18))
258 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
259                                         FTIM2_NAND_TREH(0x0a) | \
260                                         FTIM2_NAND_TWHRE(0x1e))
261 #define CONFIG_SYS_NAND_FTIM3           0x0
262
263 #define CONFIG_SYS_NAND_DDR_LAW         11
264 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
265 #define CONFIG_SYS_MAX_NAND_DEVICE      1
266
267 #if defined(CONFIG_MTD_RAW_NAND)
268 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
269 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
270 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
271 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
272 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
273 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
274 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
275 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
276 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR0_CSPR_EXT
277 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR0_CSPR
278 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
279 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
280 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
281 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
282 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
283 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
284 #else
285 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
286 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
287 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
288 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
289 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
290 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
291 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
292 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
293 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
294 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
295 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
296 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
297 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
298 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
299 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
300 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
301 #endif
302 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
303 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
304 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
305 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
306 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
307 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
308 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
309 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
310
311 /* CPLD on IFC */
312 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
313 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
314 #define CONFIG_SYS_CSPR3_EXT    (0xf)
315 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
316                                 | CSPR_PORT_SIZE_8 \
317                                 | CSPR_MSEL_GPCM \
318                                 | CSPR_V)
319
320 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
321 #define CONFIG_SYS_CSOR3        0x0
322
323 /* CPLD Timing parameters for IFC CS3 */
324 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
325                                         FTIM0_GPCM_TEADC(0x0e) | \
326                                         FTIM0_GPCM_TEAHC(0x0e))
327 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
328                                         FTIM1_GPCM_TRAD(0x1f))
329 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
330                                         FTIM2_GPCM_TCH(0x8) | \
331                                         FTIM2_GPCM_TWP(0x1f))
332 #define CONFIG_SYS_CS3_FTIM3            0x0
333
334 #if defined(CONFIG_RAMBOOT_PBL)
335 #define CONFIG_SYS_RAMBOOT
336 #endif
337
338 /* I2C */
339 #define I2C_MUX_PCA_ADDR_PRI            0x77 /* I2C bus multiplexer,primary */
340 #define I2C_MUX_PCA_ADDR_SEC            0x76 /* I2C bus multiplexer,secondary */
341
342 #define I2C_MUX_CH_DEFAULT      0x8
343 #define I2C_MUX_CH_VOL_MONITOR  0xa
344 #define I2C_MUX_CH_VSC3316_FS   0xc
345 #define I2C_MUX_CH_VSC3316_BS   0xd
346
347 /* Voltage monitor on channel 2*/
348 #define I2C_VOL_MONITOR_ADDR            0x40
349 #define I2C_VOL_MONITOR_BUS_V_OFFSET    0x2
350 #define I2C_VOL_MONITOR_BUS_V_OVF       0x1
351 #define I2C_VOL_MONITOR_BUS_V_SHIFT     3
352
353 /* The lowest and highest voltage allowed for T4240RDB */
354 #define VDD_MV_MIN                      819
355 #define VDD_MV_MAX                      1212
356
357 /*
358  * eSPI - Enhanced SPI
359  */
360
361 /* Qman/Bman */
362 #ifndef CONFIG_NOBQFMAN
363 #define CONFIG_SYS_BMAN_NUM_PORTALS     50
364 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
365 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
366 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
367 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
368 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
369 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
370 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
371 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
372                                         CONFIG_SYS_BMAN_CENA_SIZE)
373 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
374 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
375 #define CONFIG_SYS_QMAN_NUM_PORTALS     50
376 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
377 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
378 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
379 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
380 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
381 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
382 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
383 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
384                                         CONFIG_SYS_QMAN_CENA_SIZE)
385 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
386 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
387
388 #define CONFIG_SYS_DPAA_FMAN
389 #define CONFIG_SYS_DPAA_PME
390 #define CONFIG_SYS_PMAN
391 #define CONFIG_SYS_DPAA_DCE
392 #define CONFIG_SYS_DPAA_RMAN
393 #define CONFIG_SYS_INTERLAKEN
394
395 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
396 #endif /* CONFIG_NOBQFMAN */
397
398 #ifdef CONFIG_SYS_DPAA_FMAN
399 #define SGMII_PHY_ADDR1 0x0
400 #define SGMII_PHY_ADDR2 0x1
401 #define SGMII_PHY_ADDR3 0x2
402 #define SGMII_PHY_ADDR4 0x3
403 #define SGMII_PHY_ADDR5 0x4
404 #define SGMII_PHY_ADDR6 0x5
405 #define SGMII_PHY_ADDR7 0x6
406 #define SGMII_PHY_ADDR8 0x7
407 #define FM1_10GEC1_PHY_ADDR     0x10
408 #define FM1_10GEC2_PHY_ADDR     0x11
409 #define FM2_10GEC1_PHY_ADDR     0x12
410 #define FM2_10GEC2_PHY_ADDR     0x13
411 #define CORTINA_PHY_ADDR1       FM1_10GEC1_PHY_ADDR
412 #define CORTINA_PHY_ADDR2       FM1_10GEC2_PHY_ADDR
413 #define CORTINA_PHY_ADDR3       FM2_10GEC1_PHY_ADDR
414 #define CORTINA_PHY_ADDR4       FM2_10GEC2_PHY_ADDR
415 #endif
416
417 /*
418 * USB
419 */
420
421 #ifdef CONFIG_MMC
422 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
423 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
424 #endif
425
426
427 #define __USB_PHY_TYPE  utmi
428
429 /*
430  * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
431  * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
432  * interleaving. It can be cacheline, page, bank, superbank.
433  * See doc/README.fsl-ddr for details.
434  */
435 #ifdef CONFIG_ARCH_T4240
436 #define CTRL_INTLV_PREFERED 3way_4KB
437 #else
438 #define CTRL_INTLV_PREFERED cacheline
439 #endif
440
441 #define CONFIG_EXTRA_ENV_SETTINGS                               \
442         "hwconfig=fsl_ddr:"                                     \
443         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
444         "bank_intlv=auto;"                                      \
445         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
446         "netdev=eth0\0"                                         \
447         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
448         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
449         "tftpflash=tftpboot $loadaddr $uboot && "               \
450         "protect off $ubootaddr +$filesize && "                 \
451         "erase $ubootaddr +$filesize && "                       \
452         "cp.b $loadaddr $ubootaddr $filesize && "               \
453         "protect on $ubootaddr +$filesize && "                  \
454         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
455         "consoledev=ttyS0\0"                                    \
456         "ramdiskaddr=2000000\0"                                 \
457         "ramdiskfile=t4240rdb/ramdisk.uboot\0"                  \
458         "fdtaddr=1e00000\0"                                     \
459         "fdtfile=t4240rdb/t4240rdb.dtb\0"                       \
460         "bdev=sda3\0"
461
462 #define HVBOOT                                  \
463         "setenv bootargs config-addr=0x60000000; "      \
464         "bootm 0x01000000 - 0x00f00000"
465
466 #include <asm/fsl_secure_boot.h>
467
468 #endif  /* __CONFIG_H */