Remove unused symbols
[platform/kernel/u-boot.git] / include / configs / T208xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080 RDB/PCIe board configuration file
9  */
10
11 #ifndef __T2080RDB_H
12 #define __T2080RDB_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17
18 /* High Level Configuration Options */
19
20 #define CFG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
21
22 #ifdef CONFIG_RAMBOOT_PBL
23 #define RESET_VECTOR_OFFSET             0x27FFC
24 #define BOOT_PAGE_OFFSET                0x27000
25
26 #ifdef CONFIG_MTD_RAW_NAND
27 #define CFG_SYS_NAND_U_BOOT_SIZE        (768 << 10)
28 #define CFG_SYS_NAND_U_BOOT_DST 0x00200000
29 #define CFG_SYS_NAND_U_BOOT_START       0x00200000
30 #endif
31
32 #ifdef CONFIG_SPIFLASH
33 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
34 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE       (768 << 10)
35 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST                (0x00200000)
36 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START      (0x00200000)
37 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS       (256 << 10)
38 #endif
39
40 #ifdef CONFIG_SDCARD
41 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
42 #define CONFIG_SYS_MMC_U_BOOT_SIZE     (768 << 10)
43 #define CONFIG_SYS_MMC_U_BOOT_DST      (0x00200000)
44 #define CONFIG_SYS_MMC_U_BOOT_START    (0x00200000)
45 #define CONFIG_SYS_MMC_U_BOOT_OFFS     (260 << 10)
46 #endif
47
48 #endif /* CONFIG_RAMBOOT_PBL */
49
50 #define CONFIG_SRIO_PCIE_BOOT_MASTER
51 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
52 /* Set 1M boot space */
53 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
54 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
55                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
56 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
57 #endif
58
59 #ifndef CONFIG_RESET_VECTOR_ADDRESS
60 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
61 #endif
62
63 /*
64  * These can be toggled for performance analysis, otherwise use default.
65  */
66 #ifdef CONFIG_DDR_ECC
67 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
68 #endif
69
70 /*
71  * Config the L3 Cache as L3 SRAM
72  */
73 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
74 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
75
76 #define CONFIG_SYS_DCSRBAR      0xf0000000
77 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
78
79 /*
80  * DDR Setup
81  */
82 #define CONFIG_VERY_BIG_RAM
83 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
84 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
85 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
86 #define SPD_EEPROM_ADDRESS1     0x51
87 #define SPD_EEPROM_ADDRESS2     0x52
88 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
89 #define CTRL_INTLV_PREFERED     cacheline
90
91 /*
92  * IFC Definitions
93  */
94 #define CONFIG_SYS_FLASH_BASE           0xe8000000
95 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
96 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
97 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
98                                 CSPR_PORT_SIZE_16 | \
99                                 CSPR_MSEL_NOR | \
100                                 CSPR_V)
101 #define CFG_SYS_NOR_AMASK       IFC_AMASK(128*1024*1024)
102
103 /* NOR Flash Timing Params */
104 #define CFG_SYS_NOR_CSOR        CSOR_NAND_TRHZ_80
105
106 #define CFG_SYS_NOR_FTIM0       (FTIM0_NOR_TACSE(0x4) | \
107                                 FTIM0_NOR_TEADC(0x5) | \
108                                 FTIM0_NOR_TEAHC(0x5))
109 #define CFG_SYS_NOR_FTIM1       (FTIM1_NOR_TACO(0x35) | \
110                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
111                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
112 #define CFG_SYS_NOR_FTIM2       (FTIM2_NOR_TCS(0x4) | \
113                                 FTIM2_NOR_TCH(0x4) | \
114                                 FTIM2_NOR_TWPH(0x0E) | \
115                                 FTIM2_NOR_TWP(0x1c))
116 #define CFG_SYS_NOR_FTIM3       0x0
117
118 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
119
120 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS }
121
122 /* CPLD on IFC */
123 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
124 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
125 #define CONFIG_SYS_CSPR2_EXT    (0xf)
126 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
127                                 | CSPR_PORT_SIZE_8 \
128                                 | CSPR_MSEL_GPCM \
129                                 | CSPR_V)
130 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
131 #define CONFIG_SYS_CSOR2        0x0
132
133 /* CPLD Timing parameters for IFC CS2 */
134 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
135                                         FTIM0_GPCM_TEADC(0x0e) | \
136                                         FTIM0_GPCM_TEAHC(0x0e))
137 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
138                                         FTIM1_GPCM_TRAD(0x1f))
139 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
140                                         FTIM2_GPCM_TCH(0x8) | \
141                                         FTIM2_GPCM_TWP(0x1f))
142 #define CONFIG_SYS_CS2_FTIM3            0x0
143
144 /* NAND Flash on IFC */
145 #define CFG_SYS_NAND_BASE               0xff800000
146 #define CFG_SYS_NAND_BASE_PHYS  (0xf00000000ull | CFG_SYS_NAND_BASE)
147
148 #define CFG_SYS_NAND_CSPR_EXT   (0xf)
149 #define CFG_SYS_NAND_CSPR       (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
150                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
151                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
152                                 | CSPR_V)
153 #define CFG_SYS_NAND_AMASK      IFC_AMASK(64*1024)
154
155 #define CFG_SYS_NAND_CSOR       (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
156                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
157                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
158                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
159                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
160                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
161                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
162
163 /* ONFI NAND Flash mode0 Timing Params */
164 #define CFG_SYS_NAND_FTIM0              (FTIM0_NAND_TCCST(0x07) | \
165                                         FTIM0_NAND_TWP(0x18)    | \
166                                         FTIM0_NAND_TWCHT(0x07)  | \
167                                         FTIM0_NAND_TWH(0x0a))
168 #define CFG_SYS_NAND_FTIM1              (FTIM1_NAND_TADLE(0x32) | \
169                                         FTIM1_NAND_TWBE(0x39)   | \
170                                         FTIM1_NAND_TRR(0x0e)    | \
171                                         FTIM1_NAND_TRP(0x18))
172 #define CFG_SYS_NAND_FTIM2              (FTIM2_NAND_TRAD(0x0f)  | \
173                                         FTIM2_NAND_TREH(0x0a)   | \
174                                         FTIM2_NAND_TWHRE(0x1e))
175 #define CFG_SYS_NAND_FTIM3              0x0
176
177 #define CFG_SYS_NAND_BASE_LIST  { CFG_SYS_NAND_BASE }
178
179 #if defined(CONFIG_MTD_RAW_NAND)
180 #define CONFIG_SYS_CSPR0_EXT            CFG_SYS_NAND_CSPR_EXT
181 #define CONFIG_SYS_CSPR0                CFG_SYS_NAND_CSPR
182 #define CONFIG_SYS_AMASK0               CFG_SYS_NAND_AMASK
183 #define CONFIG_SYS_CSOR0                CFG_SYS_NAND_CSOR
184 #define CONFIG_SYS_CS0_FTIM0            CFG_SYS_NAND_FTIM0
185 #define CONFIG_SYS_CS0_FTIM1            CFG_SYS_NAND_FTIM1
186 #define CONFIG_SYS_CS0_FTIM2            CFG_SYS_NAND_FTIM2
187 #define CONFIG_SYS_CS0_FTIM3            CFG_SYS_NAND_FTIM3
188 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
189 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
190 #define CONFIG_SYS_AMASK1               CFG_SYS_NOR_AMASK
191 #define CONFIG_SYS_CSOR1                CFG_SYS_NOR_CSOR
192 #define CONFIG_SYS_CS1_FTIM0            CFG_SYS_NOR_FTIM0
193 #define CONFIG_SYS_CS1_FTIM1            CFG_SYS_NOR_FTIM1
194 #define CONFIG_SYS_CS1_FTIM2            CFG_SYS_NOR_FTIM2
195 #define CONFIG_SYS_CS1_FTIM3            CFG_SYS_NOR_FTIM3
196 #else
197 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
198 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
199 #define CONFIG_SYS_AMASK0               CFG_SYS_NOR_AMASK
200 #define CONFIG_SYS_CSOR0                CFG_SYS_NOR_CSOR
201 #define CONFIG_SYS_CS0_FTIM0            CFG_SYS_NOR_FTIM0
202 #define CONFIG_SYS_CS0_FTIM1            CFG_SYS_NOR_FTIM1
203 #define CONFIG_SYS_CS0_FTIM2            CFG_SYS_NOR_FTIM2
204 #define CONFIG_SYS_CS0_FTIM3            CFG_SYS_NOR_FTIM3
205 #define CONFIG_SYS_CSPR1_EXT            CFG_SYS_NAND_CSPR_EXT
206 #define CONFIG_SYS_CSPR1                CFG_SYS_NAND_CSPR
207 #define CONFIG_SYS_AMASK1               CFG_SYS_NAND_AMASK
208 #define CONFIG_SYS_CSOR1                CFG_SYS_NAND_CSOR
209 #define CONFIG_SYS_CS1_FTIM0            CFG_SYS_NAND_FTIM0
210 #define CONFIG_SYS_CS1_FTIM1            CFG_SYS_NAND_FTIM1
211 #define CONFIG_SYS_CS1_FTIM2            CFG_SYS_NAND_FTIM2
212 #define CONFIG_SYS_CS1_FTIM3            CFG_SYS_NAND_FTIM3
213 #endif
214
215 #define CONFIG_HWCONFIG
216
217 /* define to use L1 as initial stack */
218 #define CONFIG_L1_INIT_RAM
219 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
220 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
221 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
222 /* The assembler doesn't like typecast */
223 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
224                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
225                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
226 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
227 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
228
229 /*
230  * Serial Port
231  */
232 #define CFG_SYS_NS16550_CLK             (get_bus_freq(0)/2)
233 #define CONFIG_SYS_BAUDRATE_TABLE       \
234         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
235 #define CFG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
236 #define CFG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
237 #define CFG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
238 #define CFG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
239
240 /*
241  * I2C
242  */
243
244 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
245 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
246 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
247 #define I2C_MUX_CH_DEFAULT      0x8
248
249 #define I2C_MUX_CH_VOL_MONITOR  0xa
250
251 /* The lowest and highest voltage allowed for T208xRDB */
252 #define VDD_MV_MIN                      819
253 #define VDD_MV_MAX                      1212
254
255 /*
256  * RapidIO
257  */
258 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
259 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
260 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
261 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
262 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
263 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
264 /*
265  * for slave u-boot IMAGE instored in master memory space,
266  * PHYS must be aligned based on the SIZE
267  */
268 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
269 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
270 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
271 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
272 /*
273  * for slave UCODE and ENV instored in master memory space,
274  * PHYS must be aligned based on the SIZE
275  */
276 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
277 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
278 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
279
280 /* slave core release by master*/
281 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
282 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
283
284 /*
285  * SRIO_PCIE_BOOT - SLAVE
286  */
287 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
288 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
289 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
290                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
291 #endif
292
293 /*
294  * eSPI - Enhanced SPI
295  */
296
297 /*
298  * General PCI
299  * Memory space is mapped 1-1, but I/O space must start from 0.
300  */
301 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
302 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
303 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
304 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
305 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
306
307 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
308 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
309 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
310 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
311 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
312
313 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
314 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
315 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
316
317 /* controller 4, Base address 203000 */
318 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
319 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
320
321 /* Qman/Bman */
322 #ifndef CONFIG_NOBQFMAN
323 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
324 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
325 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
326 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
327 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
328 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
329 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
330 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
331 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
332                                         CONFIG_SYS_BMAN_CENA_SIZE)
333 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
334 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
335 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
336 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
337 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
338 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
339 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
340 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
341 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
342                                         CONFIG_SYS_QMAN_CENA_SIZE)
343 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
344 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
345
346 #define CONFIG_SYS_DPAA_FMAN
347 #define CONFIG_SYS_DPAA_PME
348 #define CONFIG_SYS_PMAN
349 #define CONFIG_SYS_DPAA_DCE
350 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
351 #endif /* CONFIG_NOBQFMAN */
352
353 #ifdef CONFIG_SYS_DPAA_FMAN
354 #define RGMII_PHY1_ADDR         0x01  /* RealTek RTL8211E */
355 #define RGMII_PHY2_ADDR         0x02
356 #define CORTINA_PHY_ADDR1       0x0c  /* Cortina CS4315 */
357 #define CORTINA_PHY_ADDR2       0x0d
358 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
359 #define FM1_10GEC3_PHY_ADDR     0x00
360 #define FM1_10GEC4_PHY_ADDR     0x01
361 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
362 #define AQR113C_PHY_ADDR1       0x00
363 #define AQR113C_PHY_ADDR2       0x08
364 #endif
365
366 /*
367  * USB
368  */
369
370 /*
371  * SDHC
372  */
373 #ifdef CONFIG_MMC
374 #define CFG_SYS_FSL_ESDHC_ADDR  CFG_SYS_MPC85xx_ESDHC_ADDR
375 #endif
376
377 /*
378  * Dynamic MTD Partition support with mtdparts
379  */
380
381 /*
382  * Environment
383  */
384
385 /*
386  * Miscellaneous configurable options
387  */
388
389 /*
390  * For booting Linux, the board info and command line data
391  * have to be in the first 64 MB of memory, since this is
392  * the maximum mapped by the Linux kernel during initialization.
393  */
394 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
395
396 /*
397  * Environment Configuration
398  */
399 #define CONFIG_ROOTPATH  "/opt/nfsroot"
400 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
401
402 #define __USB_PHY_TYPE          utmi
403
404 #define CONFIG_EXTRA_ENV_SETTINGS                               \
405         "hwconfig=fsl_ddr:"                                     \
406         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
407         "bank_intlv=auto;"                                      \
408         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
409         "netdev=eth0\0"                                         \
410         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
411         "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
412         "tftpflash=tftpboot $loadaddr $uboot && "               \
413         "protect off $ubootaddr +$filesize && "                 \
414         "erase $ubootaddr +$filesize && "                       \
415         "cp.b $loadaddr $ubootaddr $filesize && "               \
416         "protect on $ubootaddr +$filesize && "                  \
417         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
418         "consoledev=ttyS0\0"                                    \
419         "ramdiskaddr=2000000\0"                                 \
420         "ramdiskfile=t2080rdb/ramdisk.uboot\0"                  \
421         "fdtaddr=1e00000\0"                                     \
422         "fdtfile=t2080rdb/t2080rdb.dtb\0"                       \
423         "bdev=sda3\0"
424
425 /*
426  * For emulation this causes u-boot to jump to the start of the
427  * proof point app code automatically
428  */
429 #define PROOF_POINTS                            \
430         "setenv bootargs root=/dev/$bdev rw "           \
431         "console=$consoledev,$baudrate $othbootargs;"   \
432         "cpu 1 release 0x29000000 - - -;"               \
433         "cpu 2 release 0x29000000 - - -;"               \
434         "cpu 3 release 0x29000000 - - -;"               \
435         "cpu 4 release 0x29000000 - - -;"               \
436         "cpu 5 release 0x29000000 - - -;"               \
437         "cpu 6 release 0x29000000 - - -;"               \
438         "cpu 7 release 0x29000000 - - -;"               \
439         "go 0x29000000"
440
441 #define HVBOOT                          \
442         "setenv bootargs config-addr=0x60000000; "      \
443         "bootm 0x01000000 - 0x00f00000"
444
445 #define ALU                             \
446         "setenv bootargs root=/dev/$bdev rw "           \
447         "console=$consoledev,$baudrate $othbootargs;"   \
448         "cpu 1 release 0x01000000 - - -;"               \
449         "cpu 2 release 0x01000000 - - -;"               \
450         "cpu 3 release 0x01000000 - - -;"               \
451         "cpu 4 release 0x01000000 - - -;"               \
452         "cpu 5 release 0x01000000 - - -;"               \
453         "cpu 6 release 0x01000000 - - -;"               \
454         "cpu 7 release 0x01000000 - - -;"               \
455         "go 0x01000000"
456
457 #include <asm/fsl_secure_boot.h>
458
459 #endif  /* __T2080RDB_H */