Convert CONFIG_FSL_SATA_V2 to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080 RDB/PCIe board configuration file
9  */
10
11 #ifndef __T2080RDB_H
12 #define __T2080RDB_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17
18 /* High Level Configuration Options */
19 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
20 #define CONFIG_ENABLE_36BIT_PHYS
21
22 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
23 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
24
25 #ifdef CONFIG_RAMBOOT_PBL
26 #define RESET_VECTOR_OFFSET             0x27FFC
27 #define BOOT_PAGE_OFFSET                0x27000
28
29 #ifdef CONFIG_MTD_RAW_NAND
30 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
31 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
32 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
33 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
34 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
35 #endif
36 #endif
37
38 #ifdef CONFIG_SPIFLASH
39 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
40 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE       (768 << 10)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST                (0x00200000)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START      (0x00200000)
43 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS       (256 << 10)
44 #ifndef CONFIG_SPL_BUILD
45 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
46 #endif
47 #endif
48
49 #ifdef CONFIG_SDCARD
50 #define        CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
51 #define CONFIG_SYS_MMC_U_BOOT_SIZE     (768 << 10)
52 #define CONFIG_SYS_MMC_U_BOOT_DST      (0x00200000)
53 #define CONFIG_SYS_MMC_U_BOOT_START    (0x00200000)
54 #define CONFIG_SYS_MMC_U_BOOT_OFFS     (260 << 10)
55 #ifndef CONFIG_SPL_BUILD
56 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
57 #endif
58 #endif
59
60 #endif /* CONFIG_RAMBOOT_PBL */
61
62 #define CONFIG_SRIO_PCIE_BOOT_MASTER
63 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
64 /* Set 1M boot space */
65 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
66 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
67                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
68 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
69 #endif
70
71 #ifndef CONFIG_RESET_VECTOR_ADDRESS
72 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
73 #endif
74
75 /*
76  * These can be toggled for performance analysis, otherwise use default.
77  */
78 #define CONFIG_SYS_CACHE_STASHING
79 #ifdef CONFIG_DDR_ECC
80 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
81 #endif
82
83 /*
84  * Config the L3 Cache as L3 SRAM
85  */
86 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
87 #define CONFIG_SYS_L3_SIZE              (512 << 10)
88 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
89
90 #define CONFIG_SYS_DCSRBAR      0xf0000000
91 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
92
93 /* EEPROM */
94 #define CONFIG_SYS_I2C_EEPROM_NXID
95 #define CONFIG_SYS_EEPROM_BUS_NUM       0
96
97 /*
98  * DDR Setup
99  */
100 #define CONFIG_VERY_BIG_RAM
101 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
102 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
103 #define CONFIG_SYS_SPD_BUS_NUM  0
104 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
105 #define SPD_EEPROM_ADDRESS1     0x51
106 #define SPD_EEPROM_ADDRESS2     0x52
107 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
108 #define CTRL_INTLV_PREFERED     cacheline
109
110 /*
111  * IFC Definitions
112  */
113 #define CONFIG_SYS_FLASH_BASE           0xe8000000
114 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
115 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
116 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
117                                 CSPR_PORT_SIZE_16 | \
118                                 CSPR_MSEL_NOR | \
119                                 CSPR_V)
120 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
121
122 /* NOR Flash Timing Params */
123 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
124
125 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
126                                 FTIM0_NOR_TEADC(0x5) | \
127                                 FTIM0_NOR_TEAHC(0x5))
128 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
129                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
130                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
131 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
132                                 FTIM2_NOR_TCH(0x4) | \
133                                 FTIM2_NOR_TWPH(0x0E) | \
134                                 FTIM2_NOR_TWP(0x1c))
135 #define CONFIG_SYS_NOR_FTIM3    0x0
136
137 #define CONFIG_SYS_FLASH_QUIET_TEST
138 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
139
140 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
141 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
142 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
143 #define CONFIG_SYS_FLASH_EMPTY_INFO
144 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS }
145
146 /* CPLD on IFC */
147 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
148 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
149 #define CONFIG_SYS_CSPR2_EXT    (0xf)
150 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
151                                 | CSPR_PORT_SIZE_8 \
152                                 | CSPR_MSEL_GPCM \
153                                 | CSPR_V)
154 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
155 #define CONFIG_SYS_CSOR2        0x0
156
157 /* CPLD Timing parameters for IFC CS2 */
158 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
159                                         FTIM0_GPCM_TEADC(0x0e) | \
160                                         FTIM0_GPCM_TEAHC(0x0e))
161 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
162                                         FTIM1_GPCM_TRAD(0x1f))
163 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
164                                         FTIM2_GPCM_TCH(0x8) | \
165                                         FTIM2_GPCM_TWP(0x1f))
166 #define CONFIG_SYS_CS2_FTIM3            0x0
167
168 /* NAND Flash on IFC */
169 #define CONFIG_SYS_NAND_BASE            0xff800000
170 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
171
172 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
173 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
174                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
175                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
176                                 | CSPR_V)
177 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
178
179 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
180                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
181                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
182                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
183                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
184                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
185                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
186
187 /* ONFI NAND Flash mode0 Timing Params */
188 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
189                                         FTIM0_NAND_TWP(0x18)    | \
190                                         FTIM0_NAND_TWCHT(0x07)  | \
191                                         FTIM0_NAND_TWH(0x0a))
192 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
193                                         FTIM1_NAND_TWBE(0x39)   | \
194                                         FTIM1_NAND_TRR(0x0e)    | \
195                                         FTIM1_NAND_TRP(0x18))
196 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
197                                         FTIM2_NAND_TREH(0x0a)   | \
198                                         FTIM2_NAND_TWHRE(0x1e))
199 #define CONFIG_SYS_NAND_FTIM3           0x0
200
201 #define CONFIG_SYS_NAND_DDR_LAW         11
202 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
203 #define CONFIG_SYS_MAX_NAND_DEVICE      1
204
205 #if defined(CONFIG_MTD_RAW_NAND)
206 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
207 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
208 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
209 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
210 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
211 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
212 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
213 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
214 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
215 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
216 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
217 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
218 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
219 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
220 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
221 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
222 #else
223 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
224 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
225 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
226 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
227 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
228 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
229 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
230 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
231 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
232 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
233 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
234 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
235 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
236 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
237 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
238 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
239 #endif
240
241 #if defined(CONFIG_RAMBOOT_PBL)
242 #define CONFIG_SYS_RAMBOOT
243 #endif
244
245 #define CONFIG_HWCONFIG
246
247 /* define to use L1 as initial stack */
248 #define CONFIG_L1_INIT_RAM
249 #define CONFIG_SYS_INIT_RAM_LOCK
250 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
251 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
252 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
253 /* The assembler doesn't like typecast */
254 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
255                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
256                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
257 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
258 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
259 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
260
261 /*
262  * Serial Port
263  */
264 #define CONFIG_SYS_NS16550_SERIAL
265 #define CONFIG_SYS_NS16550_REG_SIZE     1
266 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
267 #define CONFIG_SYS_BAUDRATE_TABLE       \
268         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
269 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
270 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
271 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
272 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
273
274 /*
275  * I2C
276  */
277
278 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
279 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
280 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
281 #define I2C_MUX_CH_DEFAULT      0x8
282
283 #define I2C_MUX_CH_VOL_MONITOR  0xa
284
285 /* The lowest and highest voltage allowed for T208xRDB */
286 #define VDD_MV_MIN                      819
287 #define VDD_MV_MAX                      1212
288
289 /*
290  * RapidIO
291  */
292 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
293 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
294 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
295 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
296 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
297 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
298 /*
299  * for slave u-boot IMAGE instored in master memory space,
300  * PHYS must be aligned based on the SIZE
301  */
302 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
303 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
304 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
305 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
306 /*
307  * for slave UCODE and ENV instored in master memory space,
308  * PHYS must be aligned based on the SIZE
309  */
310 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
311 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
312 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
313
314 /* slave core release by master*/
315 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
316 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
317
318 /*
319  * SRIO_PCIE_BOOT - SLAVE
320  */
321 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
322 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
323 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
324                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
325 #endif
326
327 /*
328  * eSPI - Enhanced SPI
329  */
330
331 /*
332  * General PCI
333  * Memory space is mapped 1-1, but I/O space must start from 0.
334  */
335 #define CONFIG_PCIE1            /* PCIE controller 1 */
336 #define CONFIG_PCIE2            /* PCIE controller 2 */
337 #define CONFIG_PCIE3            /* PCIE controller 3 */
338 #define CONFIG_PCIE4            /* PCIE controller 4 */
339 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
340 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
341 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
342 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
343 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
344
345 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
346 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
347 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
348 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
349 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
350
351 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
352 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
353 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
354 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
355 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
356
357 /* controller 4, Base address 203000 */
358 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
359 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
360 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
361
362 #ifdef CONFIG_PCI
363 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
364 #endif
365
366 /* Qman/Bman */
367 #ifndef CONFIG_NOBQFMAN
368 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
369 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
370 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
371 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
372 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
373 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
374 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
375 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
376 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
377                                         CONFIG_SYS_BMAN_CENA_SIZE)
378 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
379 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
380 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
381 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
382 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
383 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
384 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
385 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
386 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
387 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
388 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
389                                         CONFIG_SYS_QMAN_CENA_SIZE)
390 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
391 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
392
393 #define CONFIG_SYS_DPAA_FMAN
394 #define CONFIG_SYS_DPAA_PME
395 #define CONFIG_SYS_PMAN
396 #define CONFIG_SYS_DPAA_DCE
397 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
398 #define CONFIG_SYS_INTERLAKEN
399
400 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
401 #endif /* CONFIG_NOBQFMAN */
402
403 #ifdef CONFIG_SYS_DPAA_FMAN
404 #define RGMII_PHY1_ADDR         0x01  /* RealTek RTL8211E */
405 #define RGMII_PHY2_ADDR         0x02
406 #define CORTINA_PHY_ADDR1       0x0c  /* Cortina CS4315 */
407 #define CORTINA_PHY_ADDR2       0x0d
408 /* Aquantia AQ1202 10G Base-T used by board revisions up to C */
409 #define FM1_10GEC3_PHY_ADDR     0x00
410 #define FM1_10GEC4_PHY_ADDR     0x01
411 /* Aquantia AQR113C 10G Base-T used by board revisions D and up */
412 #define AQR113C_PHY_ADDR1       0x00
413 #define AQR113C_PHY_ADDR2       0x08
414 #endif
415
416 /*
417  * SATA
418  */
419 #ifdef CONFIG_FSL_SATA_V2
420 #define CONFIG_LBA48
421 #endif
422
423 /*
424  * USB
425  */
426
427 /*
428  * SDHC
429  */
430 #ifdef CONFIG_MMC
431 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
432 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
433 #endif
434
435 /*
436  * Dynamic MTD Partition support with mtdparts
437  */
438
439 /*
440  * Environment
441  */
442
443 /*
444  * Miscellaneous configurable options
445  */
446
447 /*
448  * For booting Linux, the board info and command line data
449  * have to be in the first 64 MB of memory, since this is
450  * the maximum mapped by the Linux kernel during initialization.
451  */
452 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
453 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
454
455 /*
456  * Environment Configuration
457  */
458 #define CONFIG_ROOTPATH  "/opt/nfsroot"
459 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
460
461 #define __USB_PHY_TYPE          utmi
462
463 #define CONFIG_EXTRA_ENV_SETTINGS                               \
464         "hwconfig=fsl_ddr:"                                     \
465         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
466         "bank_intlv=auto;"                                      \
467         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
468         "netdev=eth0\0"                                         \
469         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
470         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
471         "tftpflash=tftpboot $loadaddr $uboot && "               \
472         "protect off $ubootaddr +$filesize && "                 \
473         "erase $ubootaddr +$filesize && "                       \
474         "cp.b $loadaddr $ubootaddr $filesize && "               \
475         "protect on $ubootaddr +$filesize && "                  \
476         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
477         "consoledev=ttyS0\0"                                    \
478         "ramdiskaddr=2000000\0"                                 \
479         "ramdiskfile=t2080rdb/ramdisk.uboot\0"                  \
480         "fdtaddr=1e00000\0"                                     \
481         "fdtfile=t2080rdb/t2080rdb.dtb\0"                       \
482         "bdev=sda3\0"
483
484 /*
485  * For emulation this causes u-boot to jump to the start of the
486  * proof point app code automatically
487  */
488 #define PROOF_POINTS                            \
489         "setenv bootargs root=/dev/$bdev rw "           \
490         "console=$consoledev,$baudrate $othbootargs;"   \
491         "cpu 1 release 0x29000000 - - -;"               \
492         "cpu 2 release 0x29000000 - - -;"               \
493         "cpu 3 release 0x29000000 - - -;"               \
494         "cpu 4 release 0x29000000 - - -;"               \
495         "cpu 5 release 0x29000000 - - -;"               \
496         "cpu 6 release 0x29000000 - - -;"               \
497         "cpu 7 release 0x29000000 - - -;"               \
498         "go 0x29000000"
499
500 #define HVBOOT                          \
501         "setenv bootargs config-addr=0x60000000; "      \
502         "bootm 0x01000000 - 0x00f00000"
503
504 #define ALU                             \
505         "setenv bootargs root=/dev/$bdev rw "           \
506         "console=$consoledev,$baudrate $othbootargs;"   \
507         "cpu 1 release 0x01000000 - - -;"               \
508         "cpu 2 release 0x01000000 - - -;"               \
509         "cpu 3 release 0x01000000 - - -;"               \
510         "cpu 4 release 0x01000000 - - -;"               \
511         "cpu 5 release 0x01000000 - - -;"               \
512         "cpu 6 release 0x01000000 - - -;"               \
513         "cpu 7 release 0x01000000 - - -;"               \
514         "go 0x01000000"
515
516 #include <asm/fsl_secure_boot.h>
517
518 #endif  /* __T2080RDB_H */