1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T2080/T2081 QDS board configuration file
14 #include <linux/stringify.h>
16 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_FSL_SATA_V2
19 #define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
20 #define CONFIG_SRIO1 /* SRIO port 1 */
21 #define CONFIG_SRIO2 /* SRIO port 2 */
24 /* High Level Configuration Options */
25 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
26 #define CONFIG_ENABLE_36BIT_PHYS
28 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_SPL_PAD_TO 0x40000
33 #define CONFIG_SPL_MAX_SIZE 0x28000
34 #define RESET_VECTOR_OFFSET 0x27FFC
35 #define BOOT_PAGE_OFFSET 0x27000
36 #ifdef CONFIG_SPL_BUILD
37 #define CONFIG_SPL_COMMON_INIT_DDR
38 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
41 #ifdef CONFIG_MTD_RAW_NAND
42 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
43 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
44 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
45 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
46 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
50 #ifdef CONFIG_SPIFLASH
51 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
52 #define CONFIG_SPL_SPI_FLASH_MINIMAL
53 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
54 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
55 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
56 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
57 #ifndef CONFIG_SPL_BUILD
58 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
63 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
64 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
65 #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
66 #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
67 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
68 #ifndef CONFIG_SPL_BUILD
69 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
73 #endif /* CONFIG_RAMBOOT_PBL */
75 #define CONFIG_SRIO_PCIE_BOOT_MASTER
76 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
77 /* Set 1M boot space */
78 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
79 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
80 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
81 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
84 #ifndef CONFIG_RESET_VECTOR_ADDRESS
85 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
89 * These can be toggled for performance analysis, otherwise use default.
91 #define CONFIG_SYS_CACHE_STASHING
93 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
97 * Config the L3 Cache as L3 SRAM
99 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
100 #define CONFIG_SYS_L3_SIZE (512 << 10)
101 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
102 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
103 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
104 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
105 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
107 #define CONFIG_SYS_DCSRBAR 0xf0000000
108 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
111 #define CONFIG_SYS_I2C_EEPROM_NXID
112 #define CONFIG_SYS_EEPROM_BUS_NUM 0
117 #define CONFIG_VERY_BIG_RAM
118 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
119 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
120 #define CONFIG_SYS_SPD_BUS_NUM 0
121 #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
122 #define SPD_EEPROM_ADDRESS1 0x51
123 #define SPD_EEPROM_ADDRESS2 0x52
124 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
125 #define CTRL_INTLV_PREFERED cacheline
130 #define CONFIG_SYS_FLASH_BASE 0xe0000000
131 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
132 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
133 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
135 CSPR_PORT_SIZE_16 | \
138 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
139 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
140 CSPR_PORT_SIZE_16 | \
143 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
144 /* NOR Flash Timing Params */
145 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
147 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
148 FTIM0_NOR_TEADC(0x5) | \
149 FTIM0_NOR_TEAHC(0x5))
150 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
151 FTIM1_NOR_TRAD_NOR(0x1A) |\
152 FTIM1_NOR_TSEQRAD_NOR(0x13))
153 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
154 FTIM2_NOR_TCH(0x4) | \
155 FTIM2_NOR_TWPH(0x0E) | \
157 #define CONFIG_SYS_NOR_FTIM3 0x0
159 #define CONFIG_SYS_FLASH_QUIET_TEST
160 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
162 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
163 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
164 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
166 #define CONFIG_SYS_FLASH_EMPTY_INFO
167 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
168 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
170 #define QIXIS_BASE 0xffdf0000
171 #define QIXIS_LBMAP_SWITCH 6
172 #define QIXIS_LBMAP_MASK 0x0f
173 #define QIXIS_LBMAP_SHIFT 0
174 #define QIXIS_LBMAP_DFLTBANK 0x00
175 #define QIXIS_LBMAP_ALTBANK 0x04
176 #define QIXIS_LBMAP_NAND 0x09
177 #define QIXIS_LBMAP_SD 0x00
178 #define QIXIS_RCW_SRC_NAND 0x104
179 #define QIXIS_RCW_SRC_SD 0x040
180 #define QIXIS_RST_CTL_RESET 0x83
181 #define QIXIS_RST_FORCE_MEM 0x1
182 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
183 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
184 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
185 #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
187 #define CONFIG_SYS_CSPR3_EXT (0xf)
188 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
192 #define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
193 #define CONFIG_SYS_CSOR3 0x0
194 /* QIXIS Timing parameters for IFC CS3 */
195 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
196 FTIM0_GPCM_TEADC(0x0e) | \
197 FTIM0_GPCM_TEAHC(0x0e))
198 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
199 FTIM1_GPCM_TRAD(0x3f))
200 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
201 FTIM2_GPCM_TCH(0x8) | \
202 FTIM2_GPCM_TWP(0x1f))
203 #define CONFIG_SYS_CS3_FTIM3 0x0
205 /* NAND Flash on IFC */
206 #define CONFIG_SYS_NAND_BASE 0xff800000
207 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
209 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
210 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
211 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
212 | CSPR_MSEL_NAND /* MSEL = NAND */ \
214 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
216 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
217 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
218 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
219 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
220 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
221 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
222 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
224 /* ONFI NAND Flash mode0 Timing Params */
225 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
226 FTIM0_NAND_TWP(0x18) | \
227 FTIM0_NAND_TWCHT(0x07) | \
228 FTIM0_NAND_TWH(0x0a))
229 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
230 FTIM1_NAND_TWBE(0x39) | \
231 FTIM1_NAND_TRR(0x0e) | \
232 FTIM1_NAND_TRP(0x18))
233 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
234 FTIM2_NAND_TREH(0x0a) | \
235 FTIM2_NAND_TWHRE(0x1e))
236 #define CONFIG_SYS_NAND_FTIM3 0x0
238 #define CONFIG_SYS_NAND_DDR_LAW 11
239 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
240 #define CONFIG_SYS_MAX_NAND_DEVICE 1
242 #if defined(CONFIG_MTD_RAW_NAND)
243 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
244 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
245 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
246 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
247 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
248 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
249 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
250 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
251 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
252 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
253 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
254 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
255 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
256 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
257 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
258 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
259 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
260 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
261 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
262 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
263 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
264 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
265 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
266 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
268 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
269 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
270 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
271 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
272 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
273 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
274 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
275 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
276 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
277 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
278 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
279 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
280 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
281 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
282 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
283 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
284 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
285 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
286 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
287 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
288 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
289 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
290 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
291 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
294 #if defined(CONFIG_RAMBOOT_PBL)
295 #define CONFIG_SYS_RAMBOOT
298 #define CONFIG_HWCONFIG
300 /* define to use L1 as initial stack */
301 #define CONFIG_L1_INIT_RAM
302 #define CONFIG_SYS_INIT_RAM_LOCK
303 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
304 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
305 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
306 /* The assembler doesn't like typecast */
307 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
308 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
309 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
310 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
311 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
312 GENERATED_GBL_DATA_SIZE)
313 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
314 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
319 #define CONFIG_SYS_NS16550_SERIAL
320 #define CONFIG_SYS_NS16550_REG_SIZE 1
321 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
322 #define CONFIG_SYS_BAUDRATE_TABLE \
323 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
324 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
325 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
326 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
327 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
333 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
334 #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
335 #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
336 #define I2C_MUX_CH_DEFAULT 0x8
338 #define I2C_MUX_CH_VOL_MONITOR 0xa
340 /* Voltage monitor on channel 2*/
341 #define I2C_VOL_MONITOR_ADDR 0x40
342 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
343 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
344 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
346 /* The lowest and highest voltage allowed for T208xQDS */
347 #define VDD_MV_MIN 819
348 #define VDD_MV_MAX 1212
353 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
354 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
355 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
356 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
357 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
358 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
360 * for slave u-boot IMAGE instored in master memory space,
361 * PHYS must be aligned based on the SIZE
363 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
364 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
365 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
366 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
368 * for slave UCODE and ENV instored in master memory space,
369 * PHYS must be aligned based on the SIZE
371 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
372 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
373 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
375 /* slave core release by master*/
376 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
377 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
380 * SRIO_PCIE_BOOT - SLAVE
382 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
383 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
384 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
385 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
389 * eSPI - Enhanced SPI
394 * Memory space is mapped 1-1, but I/O space must start from 0.
396 #define CONFIG_PCIE1 /* PCIE controller 1 */
397 #define CONFIG_PCIE2 /* PCIE controller 2 */
398 #define CONFIG_PCIE3 /* PCIE controller 3 */
399 #define CONFIG_PCIE4 /* PCIE controller 4 */
400 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
401 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
402 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
403 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
404 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
406 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
407 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
408 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
409 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
410 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
412 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
413 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
414 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
415 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
416 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
418 /* controller 4, Base address 203000 */
419 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
420 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
421 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
424 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
428 #ifndef CONFIG_NOBQFMAN
429 #define CONFIG_SYS_BMAN_NUM_PORTALS 18
430 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
431 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
432 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
433 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
434 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
435 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
436 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
437 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
438 CONFIG_SYS_BMAN_CENA_SIZE)
439 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
440 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
441 #define CONFIG_SYS_QMAN_NUM_PORTALS 18
442 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
443 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
444 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
445 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
446 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
447 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
448 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
449 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
450 CONFIG_SYS_QMAN_CENA_SIZE)
451 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
452 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
454 #define CONFIG_SYS_DPAA_FMAN
455 #define CONFIG_SYS_DPAA_PME
456 #define CONFIG_SYS_PMAN
457 #define CONFIG_SYS_DPAA_DCE
458 #define CONFIG_SYS_DPAA_RMAN /* RMan */
459 #define CONFIG_SYS_INTERLAKEN
461 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
462 #endif /* CONFIG_NOBQFMAN */
464 #ifdef CONFIG_SYS_DPAA_FMAN
465 #define RGMII_PHY1_ADDR 0x1
466 #define RGMII_PHY2_ADDR 0x2
467 #define FM1_10GEC1_PHY_ADDR 0x3
468 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
469 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
470 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
471 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
477 #ifdef CONFIG_FSL_SATA_V2
479 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
480 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
482 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
483 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
490 #ifdef CONFIG_USB_EHCI_HCD
491 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
492 #define CONFIG_HAS_FSL_DR_USB
499 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
500 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
504 * Dynamic MTD Partition support with mtdparts
510 #define CONFIG_LOADS_ECHO /* echo on for serial download */
511 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
514 * Miscellaneous configurable options
518 * For booting Linux, the board info and command line data
519 * have to be in the first 64 MB of memory, since this is
520 * the maximum mapped by the Linux kernel during initialization.
522 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
523 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
526 * Environment Configuration
528 #define CONFIG_ROOTPATH "/opt/nfsroot"
529 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
531 #define __USB_PHY_TYPE utmi
533 #define CONFIG_EXTRA_ENV_SETTINGS \
534 "hwconfig=fsl_ddr:" \
535 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
537 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
539 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
540 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
541 "tftpflash=tftpboot $loadaddr $uboot && " \
542 "protect off $ubootaddr +$filesize && " \
543 "erase $ubootaddr +$filesize && " \
544 "cp.b $loadaddr $ubootaddr $filesize && " \
545 "protect on $ubootaddr +$filesize && " \
546 "cmp.b $loadaddr $ubootaddr $filesize\0" \
547 "consoledev=ttyS0\0" \
548 "ramdiskaddr=2000000\0" \
549 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
550 "fdtaddr=1e00000\0" \
551 "fdtfile=t2080qds/t2080qds.dtb\0" \
555 * For emulation this causes u-boot to jump to the start of the
556 * proof point app code automatically
558 #define PROOF_POINTS \
559 "setenv bootargs root=/dev/$bdev rw " \
560 "console=$consoledev,$baudrate $othbootargs;" \
561 "cpu 1 release 0x29000000 - - -;" \
562 "cpu 2 release 0x29000000 - - -;" \
563 "cpu 3 release 0x29000000 - - -;" \
564 "cpu 4 release 0x29000000 - - -;" \
565 "cpu 5 release 0x29000000 - - -;" \
566 "cpu 6 release 0x29000000 - - -;" \
567 "cpu 7 release 0x29000000 - - -;" \
571 "setenv bootargs config-addr=0x60000000; " \
572 "bootm 0x01000000 - 0x00f00000"
575 "setenv bootargs root=/dev/$bdev rw " \
576 "console=$consoledev,$baudrate $othbootargs;" \
577 "cpu 1 release 0x01000000 - - -;" \
578 "cpu 2 release 0x01000000 - - -;" \
579 "cpu 3 release 0x01000000 - - -;" \
580 "cpu 4 release 0x01000000 - - -;" \
581 "cpu 5 release 0x01000000 - - -;" \
582 "cpu 6 release 0x01000000 - - -;" \
583 "cpu 7 release 0x01000000 - - -;" \
586 #include <asm/fsl_secure_boot.h>
588 #endif /* __T208xQDS_H */