Merge branch '2022-10-31-vbe-implement-the-full-firmware-flow'
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
19 #define CONFIG_SRIO1            /* SRIO port 1 */
20 #define CONFIG_SRIO2            /* SRIO port 2 */
21 #endif
22
23 /* High Level Configuration Options */
24
25 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
26
27 #ifdef CONFIG_RAMBOOT_PBL
28 #define RESET_VECTOR_OFFSET             0x27FFC
29 #define BOOT_PAGE_OFFSET                0x27000
30
31 #ifdef CONFIG_MTD_RAW_NAND
32 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
33 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
34 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
35 #endif
36
37 #ifdef CONFIG_SPIFLASH
38 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
39 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
40 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
43 #endif
44
45 #ifdef CONFIG_SDCARD
46 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
47 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
48 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
49 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
50 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
51 #endif
52
53 #endif /* CONFIG_RAMBOOT_PBL */
54
55 #define CONFIG_SRIO_PCIE_BOOT_MASTER
56 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
57 /* Set 1M boot space */
58 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
59 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
60                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
61 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
62 #endif
63
64 #ifndef CONFIG_RESET_VECTOR_ADDRESS
65 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
66 #endif
67
68 /*
69  * These can be toggled for performance analysis, otherwise use default.
70  */
71 #ifdef CONFIG_DDR_ECC
72 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
73 #endif
74
75 /*
76  * Config the L3 Cache as L3 SRAM
77  */
78 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
79 #define CONFIG_SYS_L3_SIZE              (512 << 10)
80 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
81
82 #define CONFIG_SYS_DCSRBAR      0xf0000000
83 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
84
85 /*
86  * DDR Setup
87  */
88 #define CONFIG_VERY_BIG_RAM
89 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
90 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
91 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
92 #define SPD_EEPROM_ADDRESS1     0x51
93 #define SPD_EEPROM_ADDRESS2     0x52
94 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
95 #define CTRL_INTLV_PREFERED     cacheline
96
97 /*
98  * IFC Definitions
99  */
100 #define CONFIG_SYS_FLASH_BASE           0xe0000000
101 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
102 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
103 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
104                                 + 0x8000000) | \
105                                 CSPR_PORT_SIZE_16 | \
106                                 CSPR_MSEL_NOR | \
107                                 CSPR_V)
108 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
109 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
110                                 CSPR_PORT_SIZE_16 | \
111                                 CSPR_MSEL_NOR | \
112                                 CSPR_V)
113 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
114 /* NOR Flash Timing Params */
115 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
116
117 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
118                                 FTIM0_NOR_TEADC(0x5) | \
119                                 FTIM0_NOR_TEAHC(0x5))
120 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
121                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
122                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
123 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
124                                 FTIM2_NOR_TCH(0x4) | \
125                                 FTIM2_NOR_TWPH(0x0E) | \
126                                 FTIM2_NOR_TWP(0x1c))
127 #define CONFIG_SYS_NOR_FTIM3    0x0
128
129 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
130
131 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
132                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
133
134 #define QIXIS_BASE                      0xffdf0000
135 #define QIXIS_LBMAP_SWITCH              6
136 #define QIXIS_LBMAP_MASK                0x0f
137 #define QIXIS_LBMAP_SHIFT               0
138 #define QIXIS_LBMAP_DFLTBANK            0x00
139 #define QIXIS_LBMAP_ALTBANK             0x04
140 #define QIXIS_LBMAP_NAND                0x09
141 #define QIXIS_LBMAP_SD                  0x00
142 #define QIXIS_RCW_SRC_NAND              0x104
143 #define QIXIS_RCW_SRC_SD                0x040
144 #define QIXIS_RST_CTL_RESET             0x83
145 #define QIXIS_RST_FORCE_MEM             0x1
146 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
147 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
148 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
149 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
150
151 #define CONFIG_SYS_CSPR3_EXT    (0xf)
152 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
153                                 | CSPR_PORT_SIZE_8 \
154                                 | CSPR_MSEL_GPCM \
155                                 | CSPR_V)
156 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
157 #define CONFIG_SYS_CSOR3        0x0
158 /* QIXIS Timing parameters for IFC CS3 */
159 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
160                                         FTIM0_GPCM_TEADC(0x0e) | \
161                                         FTIM0_GPCM_TEAHC(0x0e))
162 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
163                                         FTIM1_GPCM_TRAD(0x3f))
164 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
165                                         FTIM2_GPCM_TCH(0x8) | \
166                                         FTIM2_GPCM_TWP(0x1f))
167 #define CONFIG_SYS_CS3_FTIM3            0x0
168
169 /* NAND Flash on IFC */
170 #define CONFIG_SYS_NAND_BASE            0xff800000
171 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
172
173 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
174 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
175                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
176                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
177                                 | CSPR_V)
178 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
179
180 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
181                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
182                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
183                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
184                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
185                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
186                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
187
188 /* ONFI NAND Flash mode0 Timing Params */
189 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
190                                         FTIM0_NAND_TWP(0x18)    | \
191                                         FTIM0_NAND_TWCHT(0x07)  | \
192                                         FTIM0_NAND_TWH(0x0a))
193 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
194                                         FTIM1_NAND_TWBE(0x39)   | \
195                                         FTIM1_NAND_TRR(0x0e)    | \
196                                         FTIM1_NAND_TRP(0x18))
197 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
198                                         FTIM2_NAND_TREH(0x0a)   | \
199                                         FTIM2_NAND_TWHRE(0x1e))
200 #define CONFIG_SYS_NAND_FTIM3           0x0
201
202 #define CONFIG_SYS_NAND_DDR_LAW         11
203 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
204 #define CONFIG_SYS_MAX_NAND_DEVICE      1
205
206 #if defined(CONFIG_MTD_RAW_NAND)
207 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
208 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
209 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
210 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
211 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
212 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
213 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
214 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
215 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
216 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
217 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
218 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
219 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
220 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
221 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
222 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
223 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
224 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
225 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
226 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
227 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
228 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
229 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
230 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
231 #else
232 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
233 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
234 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
235 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
236 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
237 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
238 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
239 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
240 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
241 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
242 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
243 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
244 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
245 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
246 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
247 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
248 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
249 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
250 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
251 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
252 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
253 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
254 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
255 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
256 #endif
257
258 #define CONFIG_HWCONFIG
259
260 /* define to use L1 as initial stack */
261 #define CONFIG_L1_INIT_RAM
262 #define CONFIG_SYS_INIT_RAM_LOCK
263 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
264 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
265 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
266 /* The assembler doesn't like typecast */
267 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
268                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
269                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
270 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
271 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
272 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
273
274 /*
275  * Serial Port
276  */
277 #define CONFIG_SYS_NS16550_SERIAL
278 #define CONFIG_SYS_NS16550_REG_SIZE     1
279 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
280 #define CONFIG_SYS_BAUDRATE_TABLE       \
281         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
282 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
283 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
284 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
285 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
286
287 /*
288  * I2C
289  */
290
291 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
292 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
293 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
294 #define I2C_MUX_CH_DEFAULT      0x8
295
296 #define I2C_MUX_CH_VOL_MONITOR 0xa
297
298 /* Voltage monitor on channel 2*/
299 #define I2C_VOL_MONITOR_ADDR           0x40
300 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
301 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
302 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
303
304 /* The lowest and highest voltage allowed for T208xQDS */
305 #define VDD_MV_MIN                      819
306 #define VDD_MV_MAX                      1212
307
308 /*
309  * RapidIO
310  */
311 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
312 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
313 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
314 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
315 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
316 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
317 /*
318  * for slave u-boot IMAGE instored in master memory space,
319  * PHYS must be aligned based on the SIZE
320  */
321 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
322 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
323 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
324 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
325 /*
326  * for slave UCODE and ENV instored in master memory space,
327  * PHYS must be aligned based on the SIZE
328  */
329 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
330 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
331 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
332
333 /* slave core release by master*/
334 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
335 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
336
337 /*
338  * SRIO_PCIE_BOOT - SLAVE
339  */
340 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
341 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
342 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
343                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
344 #endif
345
346 /*
347  * eSPI - Enhanced SPI
348  */
349
350 /*
351  * General PCI
352  * Memory space is mapped 1-1, but I/O space must start from 0.
353  */
354 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
355 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
356 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
357 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
358 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
359
360 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
361 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
362 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
363 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
364 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
365
366 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
367 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
368 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
369 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
370 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
371
372 /* controller 4, Base address 203000 */
373 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
374 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
375 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
376
377 /* Qman/Bman */
378 #ifndef CONFIG_NOBQFMAN
379 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
380 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
381 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
382 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
383 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
384 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
385 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
386 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
387 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
388                                         CONFIG_SYS_BMAN_CENA_SIZE)
389 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
390 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
391 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
392 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
393 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
394 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
395 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
396 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
397 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
398 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
399 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
400                                         CONFIG_SYS_QMAN_CENA_SIZE)
401 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
402 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
403
404 #define CONFIG_SYS_DPAA_FMAN
405 #define CONFIG_SYS_DPAA_PME
406 #define CONFIG_SYS_PMAN
407 #define CONFIG_SYS_DPAA_DCE
408 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
409 #define CONFIG_SYS_INTERLAKEN
410 #endif /* CONFIG_NOBQFMAN */
411
412 #ifdef CONFIG_SYS_DPAA_FMAN
413 #define RGMII_PHY1_ADDR 0x1
414 #define RGMII_PHY2_ADDR 0x2
415 #define FM1_10GEC1_PHY_ADDR       0x3
416 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
417 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
418 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
419 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
420 #endif
421
422 /*
423  * USB
424  */
425
426 /*
427  * SDHC
428  */
429 #ifdef CONFIG_MMC
430 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
431 #endif
432
433 /*
434  * Dynamic MTD Partition support with mtdparts
435  */
436
437 /*
438  * Environment
439  */
440 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
441 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
442
443 /*
444  * Miscellaneous configurable options
445  */
446
447 /*
448  * For booting Linux, the board info and command line data
449  * have to be in the first 64 MB of memory, since this is
450  * the maximum mapped by the Linux kernel during initialization.
451  */
452 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
453
454 /*
455  * Environment Configuration
456  */
457 #define CONFIG_ROOTPATH  "/opt/nfsroot"
458 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
459
460 #define __USB_PHY_TYPE          utmi
461
462 #define CONFIG_EXTRA_ENV_SETTINGS                               \
463         "hwconfig=fsl_ddr:"                                     \
464         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
465         "bank_intlv=auto;"                                      \
466         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
467         "netdev=eth0\0"                                         \
468         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
469         "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
470         "tftpflash=tftpboot $loadaddr $uboot && "               \
471         "protect off $ubootaddr +$filesize && "                 \
472         "erase $ubootaddr +$filesize && "                       \
473         "cp.b $loadaddr $ubootaddr $filesize && "               \
474         "protect on $ubootaddr +$filesize && "                  \
475         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
476         "consoledev=ttyS0\0"                                    \
477         "ramdiskaddr=2000000\0"                                 \
478         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
479         "fdtaddr=1e00000\0"                                     \
480         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
481         "bdev=sda3\0"
482
483 /*
484  * For emulation this causes u-boot to jump to the start of the
485  * proof point app code automatically
486  */
487 #define PROOF_POINTS                            \
488         "setenv bootargs root=/dev/$bdev rw "           \
489         "console=$consoledev,$baudrate $othbootargs;"   \
490         "cpu 1 release 0x29000000 - - -;"               \
491         "cpu 2 release 0x29000000 - - -;"               \
492         "cpu 3 release 0x29000000 - - -;"               \
493         "cpu 4 release 0x29000000 - - -;"               \
494         "cpu 5 release 0x29000000 - - -;"               \
495         "cpu 6 release 0x29000000 - - -;"               \
496         "cpu 7 release 0x29000000 - - -;"               \
497         "go 0x29000000"
498
499 #define HVBOOT                          \
500         "setenv bootargs config-addr=0x60000000; "      \
501         "bootm 0x01000000 - 0x00f00000"
502
503 #define ALU                             \
504         "setenv bootargs root=/dev/$bdev rw "           \
505         "console=$consoledev,$baudrate $othbootargs;"   \
506         "cpu 1 release 0x01000000 - - -;"               \
507         "cpu 2 release 0x01000000 - - -;"               \
508         "cpu 3 release 0x01000000 - - -;"               \
509         "cpu 4 release 0x01000000 - - -;"               \
510         "cpu 5 release 0x01000000 - - -;"               \
511         "cpu 6 release 0x01000000 - - -;"               \
512         "cpu 7 release 0x01000000 - - -;"               \
513         "go 0x01000000"
514
515 #include <asm/fsl_secure_boot.h>
516
517 #endif  /* __T208xQDS_H */