Merge tag 'tpm-030822' of https://source.denx.de/u-boot/custodians/u-boot-tpm
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2013 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #include <linux/stringify.h>
15
16 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
19 #define CONFIG_SRIO1            /* SRIO port 1 */
20 #define CONFIG_SRIO2            /* SRIO port 2 */
21 #endif
22
23 /* High Level Configuration Options */
24
25 #define CONFIG_SYS_NUM_CPC      CONFIG_SYS_NUM_DDR_CTLRS
26
27 #ifdef CONFIG_RAMBOOT_PBL
28 #define RESET_VECTOR_OFFSET             0x27FFC
29 #define BOOT_PAGE_OFFSET                0x27000
30
31 #ifdef CONFIG_MTD_RAW_NAND
32 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
33 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
34 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
35 #endif
36
37 #ifdef CONFIG_SPIFLASH
38 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
39 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
40 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
43 #endif
44
45 #ifdef CONFIG_SDCARD
46 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
47 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
48 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
49 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
50 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
51 #endif
52
53 #endif /* CONFIG_RAMBOOT_PBL */
54
55 #define CONFIG_SRIO_PCIE_BOOT_MASTER
56 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
57 /* Set 1M boot space */
58 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
59 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
60                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
61 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
62 #endif
63
64 #ifndef CONFIG_RESET_VECTOR_ADDRESS
65 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
66 #endif
67
68 /*
69  * These can be toggled for performance analysis, otherwise use default.
70  */
71 #ifdef CONFIG_DDR_ECC
72 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
73 #endif
74
75 /*
76  * Config the L3 Cache as L3 SRAM
77  */
78 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
79 #define CONFIG_SYS_L3_SIZE              (512 << 10)
80 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
81
82 #define CONFIG_SYS_DCSRBAR      0xf0000000
83 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
84
85 /* EEPROM */
86 #define CONFIG_SYS_I2C_EEPROM_NXID
87 #define CONFIG_SYS_EEPROM_BUS_NUM       0
88
89 /*
90  * DDR Setup
91  */
92 #define CONFIG_VERY_BIG_RAM
93 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
94 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
95 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
96 #define SPD_EEPROM_ADDRESS1     0x51
97 #define SPD_EEPROM_ADDRESS2     0x52
98 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
99 #define CTRL_INTLV_PREFERED     cacheline
100
101 /*
102  * IFC Definitions
103  */
104 #define CONFIG_SYS_FLASH_BASE           0xe0000000
105 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
106 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
107 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
108                                 + 0x8000000) | \
109                                 CSPR_PORT_SIZE_16 | \
110                                 CSPR_MSEL_NOR | \
111                                 CSPR_V)
112 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
113 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
114                                 CSPR_PORT_SIZE_16 | \
115                                 CSPR_MSEL_NOR | \
116                                 CSPR_V)
117 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
118 /* NOR Flash Timing Params */
119 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
120
121 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
122                                 FTIM0_NOR_TEADC(0x5) | \
123                                 FTIM0_NOR_TEAHC(0x5))
124 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
125                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
126                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
127 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
128                                 FTIM2_NOR_TCH(0x4) | \
129                                 FTIM2_NOR_TWPH(0x0E) | \
130                                 FTIM2_NOR_TWP(0x1c))
131 #define CONFIG_SYS_NOR_FTIM3    0x0
132
133 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
134
135 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
136                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
137
138 #define QIXIS_BASE                      0xffdf0000
139 #define QIXIS_LBMAP_SWITCH              6
140 #define QIXIS_LBMAP_MASK                0x0f
141 #define QIXIS_LBMAP_SHIFT               0
142 #define QIXIS_LBMAP_DFLTBANK            0x00
143 #define QIXIS_LBMAP_ALTBANK             0x04
144 #define QIXIS_LBMAP_NAND                0x09
145 #define QIXIS_LBMAP_SD                  0x00
146 #define QIXIS_RCW_SRC_NAND              0x104
147 #define QIXIS_RCW_SRC_SD                0x040
148 #define QIXIS_RST_CTL_RESET             0x83
149 #define QIXIS_RST_FORCE_MEM             0x1
150 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
151 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
152 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
153 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
154
155 #define CONFIG_SYS_CSPR3_EXT    (0xf)
156 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
157                                 | CSPR_PORT_SIZE_8 \
158                                 | CSPR_MSEL_GPCM \
159                                 | CSPR_V)
160 #define CONFIG_SYS_AMASK3       IFC_AMASK(64 * 1024)
161 #define CONFIG_SYS_CSOR3        0x0
162 /* QIXIS Timing parameters for IFC CS3 */
163 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
164                                         FTIM0_GPCM_TEADC(0x0e) | \
165                                         FTIM0_GPCM_TEAHC(0x0e))
166 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
167                                         FTIM1_GPCM_TRAD(0x3f))
168 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
169                                         FTIM2_GPCM_TCH(0x8) | \
170                                         FTIM2_GPCM_TWP(0x1f))
171 #define CONFIG_SYS_CS3_FTIM3            0x0
172
173 /* NAND Flash on IFC */
174 #define CONFIG_SYS_NAND_BASE            0xff800000
175 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
176
177 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
178 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
179                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
180                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
181                                 | CSPR_V)
182 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
183
184 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
185                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
186                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
187                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
188                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
189                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
190                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
191
192 /* ONFI NAND Flash mode0 Timing Params */
193 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
194                                         FTIM0_NAND_TWP(0x18)    | \
195                                         FTIM0_NAND_TWCHT(0x07)  | \
196                                         FTIM0_NAND_TWH(0x0a))
197 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
198                                         FTIM1_NAND_TWBE(0x39)   | \
199                                         FTIM1_NAND_TRR(0x0e)    | \
200                                         FTIM1_NAND_TRP(0x18))
201 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
202                                         FTIM2_NAND_TREH(0x0a)   | \
203                                         FTIM2_NAND_TWHRE(0x1e))
204 #define CONFIG_SYS_NAND_FTIM3           0x0
205
206 #define CONFIG_SYS_NAND_DDR_LAW         11
207 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
208 #define CONFIG_SYS_MAX_NAND_DEVICE      1
209
210 #if defined(CONFIG_MTD_RAW_NAND)
211 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
212 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
213 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
214 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
215 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
216 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
217 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
218 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
219 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
220 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
221 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
222 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
223 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
224 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
225 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
226 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
227 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
228 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
229 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
230 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
231 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
232 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
233 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
234 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
235 #else
236 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
237 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
238 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
239 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
240 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
241 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
242 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
243 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
244 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
245 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
246 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
247 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
248 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
249 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
250 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
251 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
252 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
253 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
254 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
255 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
256 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
257 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
258 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
259 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
260 #endif
261
262 #define CONFIG_HWCONFIG
263
264 /* define to use L1 as initial stack */
265 #define CONFIG_L1_INIT_RAM
266 #define CONFIG_SYS_INIT_RAM_LOCK
267 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
268 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
269 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
270 /* The assembler doesn't like typecast */
271 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
272                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
273                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
274 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
275 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
276 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
277
278 /*
279  * Serial Port
280  */
281 #define CONFIG_SYS_NS16550_SERIAL
282 #define CONFIG_SYS_NS16550_REG_SIZE     1
283 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
284 #define CONFIG_SYS_BAUDRATE_TABLE       \
285         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
286 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
287 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
288 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
289 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
290
291 /*
292  * I2C
293  */
294
295 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
296 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
297 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
298 #define I2C_MUX_CH_DEFAULT      0x8
299
300 #define I2C_MUX_CH_VOL_MONITOR 0xa
301
302 /* Voltage monitor on channel 2*/
303 #define I2C_VOL_MONITOR_ADDR           0x40
304 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
305 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
306 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
307
308 /* The lowest and highest voltage allowed for T208xQDS */
309 #define VDD_MV_MIN                      819
310 #define VDD_MV_MAX                      1212
311
312 /*
313  * RapidIO
314  */
315 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
316 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
317 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
318 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
319 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
320 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
321 /*
322  * for slave u-boot IMAGE instored in master memory space,
323  * PHYS must be aligned based on the SIZE
324  */
325 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
326 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
327 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
328 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
329 /*
330  * for slave UCODE and ENV instored in master memory space,
331  * PHYS must be aligned based on the SIZE
332  */
333 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
334 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
335 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
336
337 /* slave core release by master*/
338 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
339 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
340
341 /*
342  * SRIO_PCIE_BOOT - SLAVE
343  */
344 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
345 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
346 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
347                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
348 #endif
349
350 /*
351  * eSPI - Enhanced SPI
352  */
353
354 /*
355  * General PCI
356  * Memory space is mapped 1-1, but I/O space must start from 0.
357  */
358 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
359 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
360 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
361 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
362 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
363
364 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
365 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
366 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
367 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
368 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
369
370 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
371 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
372 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
373 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
374 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
375
376 /* controller 4, Base address 203000 */
377 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
378 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
379 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
380
381 /* Qman/Bman */
382 #ifndef CONFIG_NOBQFMAN
383 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
384 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
385 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
386 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
387 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
388 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
389 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
390 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
391 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
392                                         CONFIG_SYS_BMAN_CENA_SIZE)
393 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
394 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
395 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
396 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
397 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
398 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
399 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
400 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
401 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
402 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
403 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
404                                         CONFIG_SYS_QMAN_CENA_SIZE)
405 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
406 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
407
408 #define CONFIG_SYS_DPAA_FMAN
409 #define CONFIG_SYS_DPAA_PME
410 #define CONFIG_SYS_PMAN
411 #define CONFIG_SYS_DPAA_DCE
412 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
413 #define CONFIG_SYS_INTERLAKEN
414
415 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
416 #endif /* CONFIG_NOBQFMAN */
417
418 #ifdef CONFIG_SYS_DPAA_FMAN
419 #define RGMII_PHY1_ADDR 0x1
420 #define RGMII_PHY2_ADDR 0x2
421 #define FM1_10GEC1_PHY_ADDR       0x3
422 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
423 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
424 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
425 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
426 #endif
427
428 /*
429  * USB
430  */
431
432 /*
433  * SDHC
434  */
435 #ifdef CONFIG_MMC
436 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
437 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
438 #endif
439
440 /*
441  * Dynamic MTD Partition support with mtdparts
442  */
443
444 /*
445  * Environment
446  */
447 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
448 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
449
450 /*
451  * Miscellaneous configurable options
452  */
453
454 /*
455  * For booting Linux, the board info and command line data
456  * have to be in the first 64 MB of memory, since this is
457  * the maximum mapped by the Linux kernel during initialization.
458  */
459 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
460
461 /*
462  * Environment Configuration
463  */
464 #define CONFIG_ROOTPATH  "/opt/nfsroot"
465 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
466
467 #define __USB_PHY_TYPE          utmi
468
469 #define CONFIG_EXTRA_ENV_SETTINGS                               \
470         "hwconfig=fsl_ddr:"                                     \
471         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
472         "bank_intlv=auto;"                                      \
473         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
474         "netdev=eth0\0"                                         \
475         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
476         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
477         "tftpflash=tftpboot $loadaddr $uboot && "               \
478         "protect off $ubootaddr +$filesize && "                 \
479         "erase $ubootaddr +$filesize && "                       \
480         "cp.b $loadaddr $ubootaddr $filesize && "               \
481         "protect on $ubootaddr +$filesize && "                  \
482         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
483         "consoledev=ttyS0\0"                                    \
484         "ramdiskaddr=2000000\0"                                 \
485         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
486         "fdtaddr=1e00000\0"                                     \
487         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
488         "bdev=sda3\0"
489
490 /*
491  * For emulation this causes u-boot to jump to the start of the
492  * proof point app code automatically
493  */
494 #define PROOF_POINTS                            \
495         "setenv bootargs root=/dev/$bdev rw "           \
496         "console=$consoledev,$baudrate $othbootargs;"   \
497         "cpu 1 release 0x29000000 - - -;"               \
498         "cpu 2 release 0x29000000 - - -;"               \
499         "cpu 3 release 0x29000000 - - -;"               \
500         "cpu 4 release 0x29000000 - - -;"               \
501         "cpu 5 release 0x29000000 - - -;"               \
502         "cpu 6 release 0x29000000 - - -;"               \
503         "cpu 7 release 0x29000000 - - -;"               \
504         "go 0x29000000"
505
506 #define HVBOOT                          \
507         "setenv bootargs config-addr=0x60000000; "      \
508         "bootm 0x01000000 - 0x00f00000"
509
510 #define ALU                             \
511         "setenv bootargs root=/dev/$bdev rw "           \
512         "console=$consoledev,$baudrate $othbootargs;"   \
513         "cpu 1 release 0x01000000 - - -;"               \
514         "cpu 2 release 0x01000000 - - -;"               \
515         "cpu 3 release 0x01000000 - - -;"               \
516         "cpu 4 release 0x01000000 - - -;"               \
517         "cpu 5 release 0x01000000 - - -;"               \
518         "cpu 6 release 0x01000000 - - -;"               \
519         "cpu 7 release 0x01000000 - - -;"               \
520         "go 0x01000000"
521
522 #include <asm/fsl_secure_boot.h>
523
524 #endif  /* __T208xQDS_H */