1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2011-2013 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T2080/T2081 QDS board configuration file
14 #include <linux/stringify.h>
16 #define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
17 #if defined(CONFIG_ARCH_T2080)
18 #define CONFIG_FSL_SATA_V2
19 #define CONFIG_SYS_SRIO /* Enable Serial RapidIO Support */
20 #define CONFIG_SRIO1 /* SRIO port 1 */
21 #define CONFIG_SRIO2 /* SRIO port 2 */
24 /* High Level Configuration Options */
25 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
26 #define CONFIG_ENABLE_36BIT_PHYS
28 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
31 #ifdef CONFIG_RAMBOOT_PBL
32 #define CONFIG_SPL_FLUSH_IMAGE
33 #define CONFIG_SPL_PAD_TO 0x40000
34 #define CONFIG_SPL_MAX_SIZE 0x28000
35 #define RESET_VECTOR_OFFSET 0x27FFC
36 #define BOOT_PAGE_OFFSET 0x27000
37 #ifdef CONFIG_SPL_BUILD
38 #define CONFIG_SPL_SKIP_RELOCATE
39 #define CONFIG_SPL_COMMON_INIT_DDR
40 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
43 #ifdef CONFIG_MTD_RAW_NAND
44 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
45 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00200000
46 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
49 #ifdef CONFIG_SPIFLASH
50 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
51 #define CONFIG_SPL_SPI_FLASH_MINIMAL
52 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
53 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x00200000)
54 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x00200000)
55 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
56 #ifndef CONFIG_SPL_BUILD
57 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
62 #define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
63 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
64 #define CONFIG_SYS_MMC_U_BOOT_DST (0x00200000)
65 #define CONFIG_SYS_MMC_U_BOOT_START (0x00200000)
66 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
67 #ifndef CONFIG_SPL_BUILD
68 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
72 #endif /* CONFIG_RAMBOOT_PBL */
74 #define CONFIG_SRIO_PCIE_BOOT_MASTER
75 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
76 /* Set 1M boot space */
77 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
78 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
79 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
80 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
83 #ifndef CONFIG_RESET_VECTOR_ADDRESS
84 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
88 * These can be toggled for performance analysis, otherwise use default.
90 #define CONFIG_SYS_CACHE_STASHING
92 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
96 * Config the L3 Cache as L3 SRAM
98 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
99 #define CONFIG_SYS_L3_SIZE (512 << 10)
100 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
101 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
102 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
103 #define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
104 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
106 #define CONFIG_SYS_DCSRBAR 0xf0000000
107 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
110 #define CONFIG_SYS_I2C_EEPROM_NXID
111 #define CONFIG_SYS_EEPROM_BUS_NUM 0
116 #define CONFIG_VERY_BIG_RAM
117 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
118 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
119 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
120 #define CONFIG_SYS_SPD_BUS_NUM 0
121 #define CONFIG_SYS_SDRAM_SIZE 2048 /* for fixed parameter use */
122 #define SPD_EEPROM_ADDRESS1 0x51
123 #define SPD_EEPROM_ADDRESS2 0x52
124 #define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
125 #define CTRL_INTLV_PREFERED cacheline
130 #define CONFIG_SYS_FLASH_BASE 0xe0000000
131 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
132 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
133 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
135 CSPR_PORT_SIZE_16 | \
138 #define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
139 #define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
140 CSPR_PORT_SIZE_16 | \
143 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
144 /* NOR Flash Timing Params */
145 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
147 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
148 FTIM0_NOR_TEADC(0x5) | \
149 FTIM0_NOR_TEAHC(0x5))
150 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
151 FTIM1_NOR_TRAD_NOR(0x1A) |\
152 FTIM1_NOR_TSEQRAD_NOR(0x13))
153 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
154 FTIM2_NOR_TCH(0x4) | \
155 FTIM2_NOR_TWPH(0x0E) | \
157 #define CONFIG_SYS_NOR_FTIM3 0x0
159 #define CONFIG_SYS_FLASH_QUIET_TEST
160 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
162 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
163 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
164 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
166 #define CONFIG_SYS_FLASH_EMPTY_INFO
167 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
168 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
170 #define CONFIG_FSL_QIXIS /* use common QIXIS code */
171 #define QIXIS_BASE 0xffdf0000
172 #define QIXIS_LBMAP_SWITCH 6
173 #define QIXIS_LBMAP_MASK 0x0f
174 #define QIXIS_LBMAP_SHIFT 0
175 #define QIXIS_LBMAP_DFLTBANK 0x00
176 #define QIXIS_LBMAP_ALTBANK 0x04
177 #define QIXIS_LBMAP_NAND 0x09
178 #define QIXIS_LBMAP_SD 0x00
179 #define QIXIS_RCW_SRC_NAND 0x104
180 #define QIXIS_RCW_SRC_SD 0x040
181 #define QIXIS_RST_CTL_RESET 0x83
182 #define QIXIS_RST_FORCE_MEM 0x1
183 #define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
184 #define QIXIS_RCFG_CTL_RECONFIG_START 0x21
185 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
186 #define QIXIS_BASE_PHYS (0xf00000000ull | QIXIS_BASE)
188 #define CONFIG_SYS_CSPR3_EXT (0xf)
189 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
193 #define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
194 #define CONFIG_SYS_CSOR3 0x0
195 /* QIXIS Timing parameters for IFC CS3 */
196 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
197 FTIM0_GPCM_TEADC(0x0e) | \
198 FTIM0_GPCM_TEAHC(0x0e))
199 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
200 FTIM1_GPCM_TRAD(0x3f))
201 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
202 FTIM2_GPCM_TCH(0x8) | \
203 FTIM2_GPCM_TWP(0x1f))
204 #define CONFIG_SYS_CS3_FTIM3 0x0
206 /* NAND Flash on IFC */
207 #define CONFIG_SYS_NAND_BASE 0xff800000
208 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
210 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
211 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
212 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
213 | CSPR_MSEL_NAND /* MSEL = NAND */ \
215 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
217 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
218 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
219 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
220 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
221 | CSOR_NAND_PGS_2K /* Page Size = 2K */\
222 | CSOR_NAND_SPRZ_64 /* Spare size = 64 */\
223 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
225 /* ONFI NAND Flash mode0 Timing Params */
226 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
227 FTIM0_NAND_TWP(0x18) | \
228 FTIM0_NAND_TWCHT(0x07) | \
229 FTIM0_NAND_TWH(0x0a))
230 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
231 FTIM1_NAND_TWBE(0x39) | \
232 FTIM1_NAND_TRR(0x0e) | \
233 FTIM1_NAND_TRP(0x18))
234 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
235 FTIM2_NAND_TREH(0x0a) | \
236 FTIM2_NAND_TWHRE(0x1e))
237 #define CONFIG_SYS_NAND_FTIM3 0x0
239 #define CONFIG_SYS_NAND_DDR_LAW 11
240 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
241 #define CONFIG_SYS_MAX_NAND_DEVICE 1
243 #if defined(CONFIG_MTD_RAW_NAND)
244 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
245 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
246 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
247 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
248 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
249 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
250 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
251 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
252 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
253 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
254 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
255 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
256 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
257 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
258 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
259 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
260 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
261 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
262 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
263 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
264 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
265 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
266 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
267 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
269 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
270 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
271 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
272 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
273 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
274 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
275 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
276 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
277 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR1_CSPR_EXT
278 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR1_CSPR
279 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
280 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
281 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
282 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
283 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
284 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
285 #define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
286 #define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
287 #define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
288 #define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
289 #define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
290 #define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
291 #define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
292 #define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
295 #if defined(CONFIG_RAMBOOT_PBL)
296 #define CONFIG_SYS_RAMBOOT
299 #define CONFIG_HWCONFIG
301 /* define to use L1 as initial stack */
302 #define CONFIG_L1_INIT_RAM
303 #define CONFIG_SYS_INIT_RAM_LOCK
304 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
305 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
306 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
307 /* The assembler doesn't like typecast */
308 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
309 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
310 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
311 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
312 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
313 GENERATED_GBL_DATA_SIZE)
314 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
315 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
320 #define CONFIG_SYS_NS16550_SERIAL
321 #define CONFIG_SYS_NS16550_REG_SIZE 1
322 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
323 #define CONFIG_SYS_BAUDRATE_TABLE \
324 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
325 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
326 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
327 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
328 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
334 #define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
335 #define I2C_MUX_PCA_ADDR_SEC1 0x75 /* I2C bus multiplexer,secondary 1 */
336 #define I2C_MUX_PCA_ADDR_SEC2 0x76 /* I2C bus multiplexer,secondary 2 */
337 #define I2C_MUX_CH_DEFAULT 0x8
339 #define I2C_MUX_CH_VOL_MONITOR 0xa
341 /* Voltage monitor on channel 2*/
342 #define I2C_VOL_MONITOR_ADDR 0x40
343 #define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
344 #define I2C_VOL_MONITOR_BUS_V_OVF 0x1
345 #define I2C_VOL_MONITOR_BUS_V_SHIFT 3
347 /* The lowest and highest voltage allowed for T208xQDS */
348 #define VDD_MV_MIN 819
349 #define VDD_MV_MAX 1212
354 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
355 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
356 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x10000000 /* 256M */
357 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xb0000000
358 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc30000000ull
359 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x10000000 /* 256M */
361 * for slave u-boot IMAGE instored in master memory space,
362 * PHYS must be aligned based on the SIZE
364 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
365 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
366 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
367 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
369 * for slave UCODE and ENV instored in master memory space,
370 * PHYS must be aligned based on the SIZE
372 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
373 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
374 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
376 /* slave core release by master*/
377 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
378 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
381 * SRIO_PCIE_BOOT - SLAVE
383 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
384 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
385 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
386 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
390 * eSPI - Enhanced SPI
395 * Memory space is mapped 1-1, but I/O space must start from 0.
397 #define CONFIG_PCIE1 /* PCIE controller 1 */
398 #define CONFIG_PCIE2 /* PCIE controller 2 */
399 #define CONFIG_PCIE3 /* PCIE controller 3 */
400 #define CONFIG_PCIE4 /* PCIE controller 4 */
401 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
402 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
403 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
404 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
405 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
407 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
408 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
409 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
410 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
411 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
413 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
414 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
415 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc30000000ull
416 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
417 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
419 /* controller 4, Base address 203000 */
420 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xc0000000
421 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc40000000ull
422 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
425 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
429 #ifndef CONFIG_NOBQFMAN
430 #define CONFIG_SYS_BMAN_NUM_PORTALS 18
431 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
432 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
433 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
434 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
435 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
436 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
437 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
438 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
439 CONFIG_SYS_BMAN_CENA_SIZE)
440 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
441 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
442 #define CONFIG_SYS_QMAN_NUM_PORTALS 18
443 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
444 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
445 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
446 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
447 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
448 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
449 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
450 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
451 CONFIG_SYS_QMAN_CENA_SIZE)
452 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
453 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
455 #define CONFIG_SYS_DPAA_FMAN
456 #define CONFIG_SYS_DPAA_PME
457 #define CONFIG_SYS_PMAN
458 #define CONFIG_SYS_DPAA_DCE
459 #define CONFIG_SYS_DPAA_RMAN /* RMan */
460 #define CONFIG_SYS_INTERLAKEN
462 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
463 #endif /* CONFIG_NOBQFMAN */
465 #ifdef CONFIG_SYS_DPAA_FMAN
466 #define RGMII_PHY1_ADDR 0x1
467 #define RGMII_PHY2_ADDR 0x2
468 #define FM1_10GEC1_PHY_ADDR 0x3
469 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
470 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
471 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
472 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
478 #ifdef CONFIG_FSL_SATA_V2
480 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
481 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
483 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
484 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
491 #ifdef CONFIG_USB_EHCI_HCD
492 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
493 #define CONFIG_HAS_FSL_DR_USB
500 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
501 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
505 * Dynamic MTD Partition support with mtdparts
511 #define CONFIG_LOADS_ECHO /* echo on for serial download */
512 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
515 * Miscellaneous configurable options
519 * For booting Linux, the board info and command line data
520 * have to be in the first 64 MB of memory, since this is
521 * the maximum mapped by the Linux kernel during initialization.
523 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
524 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
527 * Environment Configuration
529 #define CONFIG_ROOTPATH "/opt/nfsroot"
530 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server */
532 #define __USB_PHY_TYPE utmi
534 #define CONFIG_EXTRA_ENV_SETTINGS \
535 "hwconfig=fsl_ddr:" \
536 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
538 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
540 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
541 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
542 "tftpflash=tftpboot $loadaddr $uboot && " \
543 "protect off $ubootaddr +$filesize && " \
544 "erase $ubootaddr +$filesize && " \
545 "cp.b $loadaddr $ubootaddr $filesize && " \
546 "protect on $ubootaddr +$filesize && " \
547 "cmp.b $loadaddr $ubootaddr $filesize\0" \
548 "consoledev=ttyS0\0" \
549 "ramdiskaddr=2000000\0" \
550 "ramdiskfile=t2080qds/ramdisk.uboot\0" \
551 "fdtaddr=1e00000\0" \
552 "fdtfile=t2080qds/t2080qds.dtb\0" \
556 * For emulation this causes u-boot to jump to the start of the
557 * proof point app code automatically
559 #define PROOF_POINTS \
560 "setenv bootargs root=/dev/$bdev rw " \
561 "console=$consoledev,$baudrate $othbootargs;" \
562 "cpu 1 release 0x29000000 - - -;" \
563 "cpu 2 release 0x29000000 - - -;" \
564 "cpu 3 release 0x29000000 - - -;" \
565 "cpu 4 release 0x29000000 - - -;" \
566 "cpu 5 release 0x29000000 - - -;" \
567 "cpu 6 release 0x29000000 - - -;" \
568 "cpu 7 release 0x29000000 - - -;" \
572 "setenv bootargs config-addr=0x60000000; " \
573 "bootm 0x01000000 - 0x00f00000"
576 "setenv bootargs root=/dev/$bdev rw " \
577 "console=$consoledev,$baudrate $othbootargs;" \
578 "cpu 1 release 0x01000000 - - -;" \
579 "cpu 2 release 0x01000000 - - -;" \
580 "cpu 3 release 0x01000000 - - -;" \
581 "cpu 4 release 0x01000000 - - -;" \
582 "cpu 5 release 0x01000000 - - -;" \
583 "cpu 6 release 0x01000000 - - -;" \
584 "cpu 7 release 0x01000000 - - -;" \
587 #include <asm/fsl_secure_boot.h>
589 #endif /* __T208xQDS_H */