Convert CONFIG_SPL_ENV_SUPPORT to Kconfig
[platform/kernel/u-boot.git] / include / configs / T208xQDS.h
1 /*
2  * Copyright 2011-2013 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  * T2080/T2081 QDS board configuration file
9  */
10
11 #ifndef __T208xQDS_H
12 #define __T208xQDS_H
13
14 #define CONFIG_DISPLAY_BOARDINFO
15 #define CONFIG_ICS307_REFCLK_HZ 25000000  /* ICS307 ref clk freq */
16 #define CONFIG_MMC
17 #define CONFIG_USB_EHCI
18 #if defined(CONFIG_PPC_T2080)
19 #define CONFIG_T2080QDS
20 #define CONFIG_FSL_SATA_V2
21 #define CONFIG_SYS_SRIO         /* Enable Serial RapidIO Support */
22 #define CONFIG_SRIO1            /* SRIO port 1 */
23 #define CONFIG_SRIO2            /* SRIO port 2 */
24 #elif defined(CONFIG_PPC_T2081)
25 #define CONFIG_T2081QDS
26 #endif
27
28 /* High Level Configuration Options */
29 #define CONFIG_BOOKE
30 #define CONFIG_E500             /* BOOKE e500 family */
31 #define CONFIG_E500MC           /* BOOKE e500mc family */
32 #define CONFIG_SYS_BOOK3E_HV    /* Category E.HV supported */
33 #define CONFIG_MP               /* support multiple processors */
34 #define CONFIG_ENABLE_36BIT_PHYS
35
36 #ifdef CONFIG_PHYS_64BIT
37 #define CONFIG_ADDR_MAP 1
38 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
39 #endif
40
41 #define CONFIG_SYS_FSL_CPC      /* Corenet Platform Cache */
42 #define CONFIG_SYS_NUM_CPC      CONFIG_NUM_DDR_CONTROLLERS
43 #define CONFIG_FSL_IFC          /* Enable IFC Support */
44 #define CONFIG_FSL_CAAM         /* Enable SEC/CAAM */
45 #define CONFIG_FSL_LAW          /* Use common FSL init code */
46 #define CONFIG_ENV_OVERWRITE
47
48 #ifdef CONFIG_RAMBOOT_PBL
49 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t208xqds/t208x_pbi.cfg
50 #if defined(CONFIG_PPC_T2080)
51 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2080_rcw.cfg
52 #elif defined(CONFIG_PPC_T2081)
53 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t208xqds/t2081_rcw.cfg
54 #endif
55
56 #define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
57 #define CONFIG_SPL_SERIAL_SUPPORT
58 #define CONFIG_SPL_FLUSH_IMAGE
59 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
60 #define CONFIG_SPL_LIBGENERIC_SUPPORT
61 #define CONFIG_SPL_LIBCOMMON_SUPPORT
62 #define CONFIG_SPL_I2C_SUPPORT
63 #define CONFIG_FSL_LAW                  /* Use common FSL init code */
64 #define CONFIG_SYS_TEXT_BASE            0x00201000
65 #define CONFIG_SPL_TEXT_BASE            0xFFFD8000
66 #define CONFIG_SPL_PAD_TO               0x40000
67 #define CONFIG_SPL_MAX_SIZE             0x28000
68 #define RESET_VECTOR_OFFSET             0x27FFC
69 #define BOOT_PAGE_OFFSET                0x27000
70 #ifdef CONFIG_SPL_BUILD
71 #define CONFIG_SPL_SKIP_RELOCATE
72 #define CONFIG_SPL_COMMON_INIT_DDR
73 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
74 #define CONFIG_SYS_NO_FLASH
75 #endif
76
77 #ifdef CONFIG_NAND
78 #define CONFIG_SPL_NAND_SUPPORT
79 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
80 #define CONFIG_SYS_NAND_U_BOOT_DST      0x00200000
81 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
82 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
83 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
84 #define CONFIG_SPL_NAND_BOOT
85 #endif
86
87 #ifdef CONFIG_SPIFLASH
88 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
89 #define CONFIG_SPL_SPI_SUPPORT
90 #define CONFIG_SPL_SPI_FLASH_SUPPORT
91 #define CONFIG_SPL_SPI_FLASH_MINIMAL
92 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
93 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x00200000)
94 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x00200000)
95 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
96 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot.lds"
97 #ifndef CONFIG_SPL_BUILD
98 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
99 #endif
100 #define CONFIG_SPL_SPI_BOOT
101 #endif
102
103 #ifdef CONFIG_SDCARD
104 #define CONFIG_RESET_VECTOR_ADDRESS             0x200FFC
105 #define CONFIG_SPL_MMC_SUPPORT
106 #define CONFIG_SPL_MMC_MINIMAL
107 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
108 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x00200000)
109 #define CONFIG_SYS_MMC_U_BOOT_START     (0x00200000)
110 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
111 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot.lds"
112 #ifndef CONFIG_SPL_BUILD
113 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
114 #endif
115 #define CONFIG_SPL_MMC_BOOT
116 #endif
117
118 #endif /* CONFIG_RAMBOOT_PBL */
119
120 #define CONFIG_SRIO_PCIE_BOOT_MASTER
121 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
122 /* Set 1M boot space */
123 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
124 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
125                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
126 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
127 #define CONFIG_SYS_NO_FLASH
128 #endif
129
130 #ifndef CONFIG_SYS_TEXT_BASE
131 #define CONFIG_SYS_TEXT_BASE    0xeff40000
132 #endif
133
134 #ifndef CONFIG_RESET_VECTOR_ADDRESS
135 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
136 #endif
137
138 /*
139  * These can be toggled for performance analysis, otherwise use default.
140  */
141 #define CONFIG_SYS_CACHE_STASHING
142 #define CONFIG_BTB              /* toggle branch predition */
143 #define CONFIG_DDR_ECC
144 #ifdef CONFIG_DDR_ECC
145 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
146 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
147 #endif
148
149 #ifndef CONFIG_SYS_NO_FLASH
150 #define CONFIG_FLASH_CFI_DRIVER
151 #define CONFIG_SYS_FLASH_CFI
152 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
153 #endif
154
155 #if defined(CONFIG_SPIFLASH)
156 #define CONFIG_SYS_EXTRA_ENV_RELOC
157 #define CONFIG_ENV_IS_IN_SPI_FLASH
158 #define CONFIG_ENV_SPI_BUS      0
159 #define CONFIG_ENV_SPI_CS       0
160 #define CONFIG_ENV_SPI_MAX_HZ   10000000
161 #define CONFIG_ENV_SPI_MODE     0
162 #define CONFIG_ENV_SIZE         0x2000     /* 8KB */
163 #define CONFIG_ENV_OFFSET       0x100000   /* 1MB */
164 #define CONFIG_ENV_SECT_SIZE    0x10000
165 #elif defined(CONFIG_SDCARD)
166 #define CONFIG_SYS_EXTRA_ENV_RELOC
167 #define CONFIG_ENV_IS_IN_MMC
168 #define CONFIG_SYS_MMC_ENV_DEV  0
169 #define CONFIG_ENV_SIZE         0x2000
170 #define CONFIG_ENV_OFFSET       (512 * 0x800)
171 #elif defined(CONFIG_NAND)
172 #define CONFIG_SYS_EXTRA_ENV_RELOC
173 #define CONFIG_ENV_IS_IN_NAND
174 #define CONFIG_ENV_SIZE         0x2000
175 #define CONFIG_ENV_OFFSET       (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
176 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
177 #define CONFIG_ENV_IS_IN_REMOTE
178 #define CONFIG_ENV_ADDR         0xffe20000
179 #define CONFIG_ENV_SIZE         0x2000
180 #elif defined(CONFIG_ENV_IS_NOWHERE)
181 #define CONFIG_ENV_SIZE         0x2000
182 #else
183 #define CONFIG_ENV_IS_IN_FLASH
184 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
185 #define CONFIG_ENV_SIZE         0x2000
186 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
187 #endif
188
189 #ifndef __ASSEMBLY__
190 unsigned long get_board_sys_clk(void);
191 unsigned long get_board_ddr_clk(void);
192 #endif
193
194 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk()
195 #define CONFIG_DDR_CLK_FREQ     get_board_ddr_clk()
196
197 /*
198  * Config the L3 Cache as L3 SRAM
199  */
200 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
201 #define CONFIG_SYS_L3_SIZE              (512 << 10)
202 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
203 #ifdef CONFIG_RAMBOOT_PBL
204 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
205 #endif
206 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
207 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (50 << 10)
208 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
209 #define CONFIG_SPL_RELOC_STACK_SIZE     (22 << 10)
210
211 #define CONFIG_SYS_DCSRBAR      0xf0000000
212 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
213
214 /* EEPROM */
215 #define CONFIG_ID_EEPROM
216 #define CONFIG_SYS_I2C_EEPROM_NXID
217 #define CONFIG_SYS_EEPROM_BUS_NUM       0
218 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
219 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
220
221 /*
222  * DDR Setup
223  */
224 #define CONFIG_VERY_BIG_RAM
225 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
226 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
227 #define CONFIG_DIMM_SLOTS_PER_CTLR      2
228 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
229 #define CONFIG_FSL_DDR_FIRST_SLOT_QUAD_CAPABLE
230 #define CONFIG_DDR_SPD
231 #define CONFIG_SYS_FSL_DDR3
232 #define CONFIG_FSL_DDR_INTERACTIVE
233 #define CONFIG_SYS_SPD_BUS_NUM  0
234 #define CONFIG_SYS_SDRAM_SIZE   2048    /* for fixed parameter use */
235 #define SPD_EEPROM_ADDRESS1     0x51
236 #define SPD_EEPROM_ADDRESS2     0x52
237 #define SPD_EEPROM_ADDRESS      SPD_EEPROM_ADDRESS1
238 #define CTRL_INTLV_PREFERED     cacheline
239
240 /*
241  * IFC Definitions
242  */
243 #define CONFIG_SYS_FLASH_BASE           0xe0000000
244 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
245 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
246 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
247                                 + 0x8000000) | \
248                                 CSPR_PORT_SIZE_16 | \
249                                 CSPR_MSEL_NOR | \
250                                 CSPR_V)
251 #define CONFIG_SYS_NOR1_CSPR_EXT        (0xf)
252 #define CONFIG_SYS_NOR1_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
253                                 CSPR_PORT_SIZE_16 | \
254                                 CSPR_MSEL_NOR | \
255                                 CSPR_V)
256 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
257 /* NOR Flash Timing Params */
258 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
259
260 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
261                                 FTIM0_NOR_TEADC(0x5) | \
262                                 FTIM0_NOR_TEAHC(0x5))
263 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
264                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
265                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
266 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
267                                 FTIM2_NOR_TCH(0x4) | \
268                                 FTIM2_NOR_TWPH(0x0E) | \
269                                 FTIM2_NOR_TWP(0x1c))
270 #define CONFIG_SYS_NOR_FTIM3    0x0
271
272 #define CONFIG_SYS_FLASH_QUIET_TEST
273 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
274
275 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
276 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
277 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
278 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
279
280 #define CONFIG_SYS_FLASH_EMPTY_INFO
281 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS \
282                                         + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
283
284 #define CONFIG_FSL_QIXIS        /* use common QIXIS code */
285 #define QIXIS_BASE                      0xffdf0000
286 #define QIXIS_LBMAP_SWITCH              6
287 #define QIXIS_LBMAP_MASK                0x0f
288 #define QIXIS_LBMAP_SHIFT               0
289 #define QIXIS_LBMAP_DFLTBANK            0x00
290 #define QIXIS_LBMAP_ALTBANK             0x04
291 #define QIXIS_LBMAP_NAND                0x09
292 #define QIXIS_LBMAP_SD                  0x00
293 #define QIXIS_RCW_SRC_NAND              0x104
294 #define QIXIS_RCW_SRC_SD                0x040
295 #define QIXIS_RST_CTL_RESET             0x83
296 #define QIXIS_RST_FORCE_MEM             0x1
297 #define QIXIS_RCFG_CTL_RECONFIG_IDLE    0x20
298 #define QIXIS_RCFG_CTL_RECONFIG_START   0x21
299 #define QIXIS_RCFG_CTL_WATCHDOG_ENBLE   0x08
300 #define QIXIS_BASE_PHYS         (0xf00000000ull | QIXIS_BASE)
301
302 #define CONFIG_SYS_CSPR3_EXT    (0xf)
303 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
304                                 | CSPR_PORT_SIZE_8 \
305                                 | CSPR_MSEL_GPCM \
306                                 | CSPR_V)
307 #define CONFIG_SYS_AMASK3       IFC_AMASK(4*1024)
308 #define CONFIG_SYS_CSOR3        0x0
309 /* QIXIS Timing parameters for IFC CS3 */
310 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
311                                         FTIM0_GPCM_TEADC(0x0e) | \
312                                         FTIM0_GPCM_TEAHC(0x0e))
313 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0xff) | \
314                                         FTIM1_GPCM_TRAD(0x3f))
315 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
316                                         FTIM2_GPCM_TCH(0x8) | \
317                                         FTIM2_GPCM_TWP(0x1f))
318 #define CONFIG_SYS_CS3_FTIM3            0x0
319
320 /* NAND Flash on IFC */
321 #define CONFIG_NAND_FSL_IFC
322 #define CONFIG_SYS_NAND_BASE            0xff800000
323 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
324
325 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
326 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
327                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
328                                 | CSPR_MSEL_NAND         /* MSEL = NAND */ \
329                                 | CSPR_V)
330 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
331
332 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
333                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
334                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */     \
335                                 | CSOR_NAND_RAL_3       /* RAL = 2Byes */   \
336                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */\
337                                 | CSOR_NAND_SPRZ_64     /* Spare size = 64 */\
338                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
339
340 #define CONFIG_SYS_NAND_ONFI_DETECTION
341
342 /* ONFI NAND Flash mode0 Timing Params */
343 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
344                                         FTIM0_NAND_TWP(0x18)    | \
345                                         FTIM0_NAND_TWCHT(0x07)  | \
346                                         FTIM0_NAND_TWH(0x0a))
347 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
348                                         FTIM1_NAND_TWBE(0x39)   | \
349                                         FTIM1_NAND_TRR(0x0e)    | \
350                                         FTIM1_NAND_TRP(0x18))
351 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f)  | \
352                                         FTIM2_NAND_TREH(0x0a)   | \
353                                         FTIM2_NAND_TWHRE(0x1e))
354 #define CONFIG_SYS_NAND_FTIM3           0x0
355
356 #define CONFIG_SYS_NAND_DDR_LAW         11
357 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
358 #define CONFIG_SYS_MAX_NAND_DEVICE      1
359 #define CONFIG_CMD_NAND
360 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
361
362 #if defined(CONFIG_NAND)
363 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
364 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
365 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
366 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
367 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
368 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
369 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
370 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
371 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
372 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
373 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
374 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
375 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
376 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
377 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
378 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
379 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NOR1_CSPR_EXT
380 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NOR1_CSPR
381 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NOR_AMASK
382 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NOR_CSOR
383 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NOR_FTIM0
384 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NOR_FTIM1
385 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NOR_FTIM2
386 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NOR_FTIM3
387 #else
388 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
389 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
390 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
391 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
392 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
393 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
394 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
395 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
396 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR1_CSPR_EXT
397 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR1_CSPR
398 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
399 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
400 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
401 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
402 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
403 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
404 #define CONFIG_SYS_CSPR2_EXT            CONFIG_SYS_NAND_CSPR_EXT
405 #define CONFIG_SYS_CSPR2                CONFIG_SYS_NAND_CSPR
406 #define CONFIG_SYS_AMASK2               CONFIG_SYS_NAND_AMASK
407 #define CONFIG_SYS_CSOR2                CONFIG_SYS_NAND_CSOR
408 #define CONFIG_SYS_CS2_FTIM0            CONFIG_SYS_NAND_FTIM0
409 #define CONFIG_SYS_CS2_FTIM1            CONFIG_SYS_NAND_FTIM1
410 #define CONFIG_SYS_CS2_FTIM2            CONFIG_SYS_NAND_FTIM2
411 #define CONFIG_SYS_CS2_FTIM3            CONFIG_SYS_NAND_FTIM3
412 #endif
413
414 #if defined(CONFIG_RAMBOOT_PBL)
415 #define CONFIG_SYS_RAMBOOT
416 #endif
417
418 #ifdef CONFIG_SPL_BUILD
419 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
420 #else
421 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
422 #endif
423
424 #define CONFIG_BOARD_EARLY_INIT_R       /* call board_early_init_r function */
425 #define CONFIG_MISC_INIT_R
426 #define CONFIG_HWCONFIG
427
428 /* define to use L1 as initial stack */
429 #define CONFIG_L1_INIT_RAM
430 #define CONFIG_SYS_INIT_RAM_LOCK
431 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000 /* Initial L1 address */
432 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
433 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
434 /* The assembler doesn't like typecast */
435 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
436                         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
437                         CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
438 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
439 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
440                                                 GENERATED_GBL_DATA_SIZE)
441 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
442 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
443 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
444
445 /*
446  * Serial Port
447  */
448 #define CONFIG_CONS_INDEX               1
449 #define CONFIG_SYS_NS16550_SERIAL
450 #define CONFIG_SYS_NS16550_REG_SIZE     1
451 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
452 #define CONFIG_SYS_BAUDRATE_TABLE       \
453         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
454 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
455 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
456 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
457 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
458
459 /*
460  * I2C
461  */
462 #define CONFIG_SYS_I2C
463 #define CONFIG_SYS_I2C_FSL
464 #define CONFIG_SYS_FSL_I2C_SLAVE   0x7F
465 #define CONFIG_SYS_FSL_I2C2_SLAVE  0x7F
466 #define CONFIG_SYS_FSL_I2C3_SLAVE  0x7F
467 #define CONFIG_SYS_FSL_I2C4_SLAVE  0x7F
468 #define CONFIG_SYS_FSL_I2C_OFFSET  0x118000
469 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
470 #define CONFIG_SYS_FSL_I2C3_OFFSET 0x119000
471 #define CONFIG_SYS_FSL_I2C4_OFFSET 0x119100
472 #define CONFIG_SYS_FSL_I2C_SPEED   100000
473 #define CONFIG_SYS_FSL_I2C2_SPEED  100000
474 #define CONFIG_SYS_FSL_I2C3_SPEED  100000
475 #define CONFIG_SYS_FSL_I2C4_SPEED  100000
476 #define I2C_MUX_PCA_ADDR_PRI    0x77 /* I2C bus multiplexer,primary */
477 #define I2C_MUX_PCA_ADDR_SEC1   0x75 /* I2C bus multiplexer,secondary 1 */
478 #define I2C_MUX_PCA_ADDR_SEC2   0x76 /* I2C bus multiplexer,secondary 2 */
479 #define I2C_MUX_CH_DEFAULT      0x8
480
481 #define I2C_MUX_CH_VOL_MONITOR 0xa
482
483 /* Voltage monitor on channel 2*/
484 #define I2C_VOL_MONITOR_ADDR           0x40
485 #define I2C_VOL_MONITOR_BUS_V_OFFSET   0x2
486 #define I2C_VOL_MONITOR_BUS_V_OVF      0x1
487 #define I2C_VOL_MONITOR_BUS_V_SHIFT    3
488
489 #define CONFIG_VID_FLS_ENV              "t208xqds_vdd_mv"
490 #ifndef CONFIG_SPL_BUILD
491 #define CONFIG_VID
492 #endif
493 #define CONFIG_VOL_MONITOR_IR36021_SET
494 #define CONFIG_VOL_MONITOR_IR36021_READ
495 /* The lowest and highest voltage allowed for T208xQDS */
496 #define VDD_MV_MIN                      819
497 #define VDD_MV_MAX                      1212
498
499 /*
500  * RapidIO
501  */
502 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
503 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
504 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000 /* 256M */
505 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
506 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
507 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000 /* 256M */
508 /*
509  * for slave u-boot IMAGE instored in master memory space,
510  * PHYS must be aligned based on the SIZE
511  */
512 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
513 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
514 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
515 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
516 /*
517  * for slave UCODE and ENV instored in master memory space,
518  * PHYS must be aligned based on the SIZE
519  */
520 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
521 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
522 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
523
524 /* slave core release by master*/
525 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
526 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
527
528 /*
529  * SRIO_PCIE_BOOT - SLAVE
530  */
531 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
532 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
533 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
534                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
535 #endif
536
537 /*
538  * eSPI - Enhanced SPI
539  */
540 #ifdef CONFIG_SPI_FLASH
541 #ifndef CONFIG_SPL_BUILD
542 #endif
543
544 #define CONFIG_SPI_FLASH_BAR
545 #define CONFIG_SF_DEFAULT_SPEED  10000000
546 #define CONFIG_SF_DEFAULT_MODE    0
547 #endif
548
549 /*
550  * General PCI
551  * Memory space is mapped 1-1, but I/O space must start from 0.
552  */
553 #define CONFIG_PCI              /* Enable PCI/PCIE */
554 #define CONFIG_PCIE1            /* PCIE controller 1 */
555 #define CONFIG_PCIE2            /* PCIE controller 2 */
556 #define CONFIG_PCIE3            /* PCIE controller 3 */
557 #define CONFIG_PCIE4            /* PCIE controller 4 */
558 #define CONFIG_FSL_PCIE_RESET
559 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
560 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
561 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
562 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
563 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
564 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
565 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
566 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
567 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
568 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
569 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
570
571 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
572 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
573 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
574 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
575 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000 /* 256M */
576 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
577 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
578 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
579 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
580
581 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
582 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xb0000000
583 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
584 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc30000000ull
585 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x10000000      /* 256M */
586 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
587 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
588 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
589 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
590
591 /* controller 4, Base address 203000 */
592 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xc0000000
593 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
594 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc40000000ull
595 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
596 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
597 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
598 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
599
600 #ifdef CONFIG_PCI
601 #define CONFIG_PCI_INDIRECT_BRIDGE
602 #define CONFIG_FSL_PCIE_RESET      /* need PCIe reset errata */
603 #define CONFIG_PCI_PNP          /* do pci plug-and-play */
604 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
605 #define CONFIG_DOS_PARTITION
606 #endif
607
608 /* Qman/Bman */
609 #ifndef CONFIG_NOBQFMAN
610 #define CONFIG_SYS_DPAA_QBMAN           /* Support Q/Bman */
611 #define CONFIG_SYS_BMAN_NUM_PORTALS     18
612 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
613 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
614 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
615 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
616 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
617 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
618 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
619 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
620                                         CONFIG_SYS_BMAN_CENA_SIZE)
621 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
622 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
623 #define CONFIG_SYS_QMAN_NUM_PORTALS     18
624 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
625 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
626 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
627 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
628 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
629 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
630 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
631 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
632                                         CONFIG_SYS_QMAN_CENA_SIZE)
633 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
634 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
635
636 #define CONFIG_SYS_DPAA_FMAN
637 #define CONFIG_SYS_DPAA_PME
638 #define CONFIG_SYS_PMAN
639 #define CONFIG_SYS_DPAA_DCE
640 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
641 #define CONFIG_SYS_INTERLAKEN
642
643 /* Default address of microcode for the Linux Fman driver */
644 #if defined(CONFIG_SPIFLASH)
645 /*
646  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
647  * env, so we got 0x110000.
648  */
649 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
650 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
651 #elif defined(CONFIG_SDCARD)
652 /*
653  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
654  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
655  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
656  */
657 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
658 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
659 #elif defined(CONFIG_NAND)
660 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
661 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
662 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
663 /*
664  * Slave has no ucode locally, it can fetch this from remote. When implementing
665  * in two corenet boards, slave's ucode could be stored in master's memory
666  * space, the address can be mapped from slave TLB->slave LAW->
667  * slave SRIO or PCIE outbound window->master inbound window->
668  * master LAW->the ucode address in master's memory space.
669  */
670 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
671 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
672 #else
673 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
674 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
675 #endif
676 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
677 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
678 #endif /* CONFIG_NOBQFMAN */
679
680 #ifdef CONFIG_SYS_DPAA_FMAN
681 #define CONFIG_FMAN_ENET
682 #define CONFIG_PHYLIB_10G
683 #define CONFIG_PHY_VITESSE
684 #define CONFIG_PHY_REALTEK
685 #define CONFIG_PHY_TERANETICS
686 #define RGMII_PHY1_ADDR 0x1
687 #define RGMII_PHY2_ADDR 0x2
688 #define FM1_10GEC1_PHY_ADDR       0x3
689 #define SGMII_CARD_PORT1_PHY_ADDR 0x1C
690 #define SGMII_CARD_PORT2_PHY_ADDR 0x1D
691 #define SGMII_CARD_PORT3_PHY_ADDR 0x1E
692 #define SGMII_CARD_PORT4_PHY_ADDR 0x1F
693 #endif
694
695 #ifdef CONFIG_FMAN_ENET
696 #define CONFIG_MII              /* MII PHY management */
697 #define CONFIG_ETHPRIME         "FM1@DTSEC3"
698 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
699 #endif
700
701 /*
702  * SATA
703  */
704 #ifdef CONFIG_FSL_SATA_V2
705 #define CONFIG_LIBATA
706 #define CONFIG_FSL_SATA
707 #define CONFIG_SYS_SATA_MAX_DEVICE      2
708 #define CONFIG_SATA1
709 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
710 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
711 #define CONFIG_SATA2
712 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
713 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
714 #define CONFIG_LBA48
715 #define CONFIG_CMD_SATA
716 #define CONFIG_DOS_PARTITION
717 #endif
718
719 /*
720  * USB
721  */
722 #ifdef CONFIG_USB_EHCI
723 #define CONFIG_USB_EHCI_FSL
724 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
725 #define CONFIG_HAS_FSL_DR_USB
726 #endif
727
728 /*
729  * SDHC
730  */
731 #ifdef CONFIG_MMC
732 #define CONFIG_FSL_ESDHC
733 #define CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
734 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
735 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
736 #define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
737 #define CONFIG_GENERIC_MMC
738 #define CONFIG_DOS_PARTITION
739 #define CONFIG_FSL_ESDHC_ADAPTER_IDENT
740 #endif
741
742 /*
743  * Dynamic MTD Partition support with mtdparts
744  */
745 #ifndef CONFIG_SYS_NO_FLASH
746 #define CONFIG_MTD_DEVICE
747 #define CONFIG_MTD_PARTITIONS
748 #define CONFIG_CMD_MTDPARTS
749 #define CONFIG_FLASH_CFI_MTD
750 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
751                         "spi0=spife110000.0"
752 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
753                         "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
754                         "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
755                         "1m(uboot),5m(kernel),128k(dtb),-(user)"
756 #endif
757
758 /*
759  * Environment
760  */
761 #define CONFIG_LOADS_ECHO       /* echo on for serial download */
762 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
763
764 /*
765  * Command line configuration.
766  */
767 #define CONFIG_CMD_ERRATA
768 #define CONFIG_CMD_IRQ
769 #define CONFIG_CMD_REGINFO
770
771 #ifdef CONFIG_PCI
772 #define CONFIG_CMD_PCI
773 #endif
774
775 /* Hash command with SHA acceleration supported in hardware */
776 #ifdef CONFIG_FSL_CAAM
777 #define CONFIG_CMD_HASH
778 #define CONFIG_SHA_HW_ACCEL
779 #endif
780
781 /*
782  * Miscellaneous configurable options
783  */
784 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
785 #define CONFIG_CMDLINE_EDITING          /* Command-line editing */
786 #define CONFIG_AUTO_COMPLETE            /* add autocompletion support */
787 #define CONFIG_SYS_LOAD_ADDR    0x2000000 /* default load address */
788 #ifdef CONFIG_CMD_KGDB
789 #define CONFIG_SYS_CBSIZE       1024      /* Console I/O Buffer Size */
790 #else
791 #define CONFIG_SYS_CBSIZE       256       /* Console I/O Buffer Size */
792 #endif
793 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
794 #define CONFIG_SYS_MAXARGS      16      /* max number of command args */
795 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
796
797 /*
798  * For booting Linux, the board info and command line data
799  * have to be in the first 64 MB of memory, since this is
800  * the maximum mapped by the Linux kernel during initialization.
801  */
802 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
803 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
804
805 #ifdef CONFIG_CMD_KGDB
806 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
807 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
808 #endif
809
810 /*
811  * Environment Configuration
812  */
813 #define CONFIG_ROOTPATH  "/opt/nfsroot"
814 #define CONFIG_BOOTFILE  "uImage"
815 #define CONFIG_UBOOTPATH "u-boot.bin"   /* U-Boot image on TFTP server */
816
817 /* default location for tftp and bootm */
818 #define CONFIG_LOADADDR         1000000
819 #define CONFIG_BAUDRATE         115200
820 #define __USB_PHY_TYPE          utmi
821
822 #define CONFIG_EXTRA_ENV_SETTINGS                               \
823         "hwconfig=fsl_ddr:"                                     \
824         "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) ","      \
825         "bank_intlv=auto;"                                      \
826         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
827         "netdev=eth0\0"                                         \
828         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
829         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
830         "tftpflash=tftpboot $loadaddr $uboot && "               \
831         "protect off $ubootaddr +$filesize && "                 \
832         "erase $ubootaddr +$filesize && "                       \
833         "cp.b $loadaddr $ubootaddr $filesize && "               \
834         "protect on $ubootaddr +$filesize && "                  \
835         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
836         "consoledev=ttyS0\0"                                    \
837         "ramdiskaddr=2000000\0"                                 \
838         "ramdiskfile=t2080qds/ramdisk.uboot\0"                  \
839         "fdtaddr=1e00000\0"                                     \
840         "fdtfile=t2080qds/t2080qds.dtb\0"                       \
841         "bdev=sda3\0"
842
843 /*
844  * For emulation this causes u-boot to jump to the start of the
845  * proof point app code automatically
846  */
847 #define CONFIG_PROOF_POINTS                             \
848         "setenv bootargs root=/dev/$bdev rw "           \
849         "console=$consoledev,$baudrate $othbootargs;"   \
850         "cpu 1 release 0x29000000 - - -;"               \
851         "cpu 2 release 0x29000000 - - -;"               \
852         "cpu 3 release 0x29000000 - - -;"               \
853         "cpu 4 release 0x29000000 - - -;"               \
854         "cpu 5 release 0x29000000 - - -;"               \
855         "cpu 6 release 0x29000000 - - -;"               \
856         "cpu 7 release 0x29000000 - - -;"               \
857         "go 0x29000000"
858
859 #define CONFIG_HVBOOT                           \
860         "setenv bootargs config-addr=0x60000000; "      \
861         "bootm 0x01000000 - 0x00f00000"
862
863 #define CONFIG_ALU                              \
864         "setenv bootargs root=/dev/$bdev rw "           \
865         "console=$consoledev,$baudrate $othbootargs;"   \
866         "cpu 1 release 0x01000000 - - -;"               \
867         "cpu 2 release 0x01000000 - - -;"               \
868         "cpu 3 release 0x01000000 - - -;"               \
869         "cpu 4 release 0x01000000 - - -;"               \
870         "cpu 5 release 0x01000000 - - -;"               \
871         "cpu 6 release 0x01000000 - - -;"               \
872         "cpu 7 release 0x01000000 - - -;"               \
873         "go 0x01000000"
874
875 #define CONFIG_LINUX                            \
876         "setenv bootargs root=/dev/ram rw "             \
877         "console=$consoledev,$baudrate $othbootargs;"   \
878         "setenv ramdiskaddr 0x02000000;"                \
879         "setenv fdtaddr 0x00c00000;"                    \
880         "setenv loadaddr 0x1000000;"                    \
881         "bootm $loadaddr $ramdiskaddr $fdtaddr"
882
883 #define CONFIG_HDBOOT                                   \
884         "setenv bootargs root=/dev/$bdev rw "           \
885         "console=$consoledev,$baudrate $othbootargs;"   \
886         "tftp $loadaddr $bootfile;"                     \
887         "tftp $fdtaddr $fdtfile;"                       \
888         "bootm $loadaddr - $fdtaddr"
889
890 #define CONFIG_NFSBOOTCOMMAND                   \
891         "setenv bootargs root=/dev/nfs rw "     \
892         "nfsroot=$serverip:$rootpath "          \
893         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
894         "console=$consoledev,$baudrate $othbootargs;"   \
895         "tftp $loadaddr $bootfile;"             \
896         "tftp $fdtaddr $fdtfile;"               \
897         "bootm $loadaddr - $fdtaddr"
898
899 #define CONFIG_RAMBOOTCOMMAND                           \
900         "setenv bootargs root=/dev/ram rw "             \
901         "console=$consoledev,$baudrate $othbootargs;"   \
902         "tftp $ramdiskaddr $ramdiskfile;"               \
903         "tftp $loadaddr $bootfile;"                     \
904         "tftp $fdtaddr $fdtfile;"                       \
905         "bootm $loadaddr $ramdiskaddr $fdtaddr"
906
907 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
908
909 #include <asm/fsl_secure_boot.h>
910
911 #endif  /* __T208xQDS_H */