Merge branch '2022-07-07-Kconfig-migrations-dead-code-removal' into next
[platform/kernel/u-boot.git] / include / configs / T104xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #include <linux/stringify.h>
11
12 /*
13  * T104x RDB board configuration file
14  */
15 #include <asm/config_mpc85xx.h>
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define RESET_VECTOR_OFFSET             0x27FFC
19 #define BOOT_PAGE_OFFSET                0x27000
20
21 #ifdef CONFIG_MTD_RAW_NAND
22 #ifdef CONFIG_NXP_ESBC
23 #define CONFIG_U_BOOT_HDR_SIZE          (16 << 10)
24 /*
25  * HDR would be appended at end of image and copied to DDR along
26  * with U-Boot image.
27  */
28 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) + \
29                                          CONFIG_U_BOOT_HDR_SIZE)
30 #else
31 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
32 #endif
33 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
34 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
35 #endif
36
37 #ifdef CONFIG_SPIFLASH
38 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
39 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
40 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
43 #endif
44
45 #ifdef CONFIG_SDCARD
46 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
47 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
48 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
49 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
50 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
51 #endif
52
53 #endif
54
55 /* High Level Configuration Options */
56
57 #ifndef CONFIG_RESET_VECTOR_ADDRESS
58 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
59 #endif
60
61 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
62
63 /*
64  * These can be toggled for performance analysis, otherwise use default.
65  */
66 #define CONFIG_SYS_CACHE_STASHING
67 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
68 #ifdef CONFIG_DDR_ECC
69 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
70 #endif
71
72 /*
73  *  Config the L3 Cache as L3 SRAM
74  */
75 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
76 /*
77  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
78  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
79  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
80  */
81 #define CONFIG_SYS_INIT_L3_VADDR        0xFFFC0000
82 #define CONFIG_SYS_L3_SIZE              256 << 10
83 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
84
85 #define CONFIG_SYS_DCSRBAR              0xf0000000
86 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
87
88 /*
89  * DDR Setup
90  */
91 #define CONFIG_VERY_BIG_RAM
92 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
93 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
94
95 #define SPD_EEPROM_ADDRESS      0x51
96
97 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
98
99 /*
100  * IFC Definitions
101  */
102 #define CONFIG_SYS_FLASH_BASE   0xe8000000
103 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
104
105 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
106 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
107                                 CSPR_PORT_SIZE_16 | \
108                                 CSPR_MSEL_NOR | \
109                                 CSPR_V)
110 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
111
112 /*
113  * TDM Definition
114  */
115 #define T1040_TDM_QUIRK_CCSR_BASE       0xfe000000
116
117 /* NOR Flash Timing Params */
118 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
119 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
120                                 FTIM0_NOR_TEADC(0x5) | \
121                                 FTIM0_NOR_TEAHC(0x5))
122 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
123                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
124                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
125 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
126                                 FTIM2_NOR_TCH(0x4) | \
127                                 FTIM2_NOR_TWPH(0x0E) | \
128                                 FTIM2_NOR_TWP(0x1c))
129 #define CONFIG_SYS_NOR_FTIM3    0x0
130
131 #define CONFIG_SYS_FLASH_QUIET_TEST
132 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
133
134 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
135 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
136 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
137
138 #define CONFIG_SYS_FLASH_EMPTY_INFO
139 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
140
141 /* CPLD on IFC */
142 #define CPLD_LBMAP_MASK                 0x3F
143 #define CPLD_BANK_SEL_MASK              0x07
144 #define CPLD_BANK_OVERRIDE              0x40
145 #define CPLD_LBMAP_ALTBANK              0x44 /* BANK OR | BANK 4 */
146 #define CPLD_LBMAP_DFLTBANK             0x40 /* BANK OR | BANK0 */
147 #define CPLD_LBMAP_RESET                0xFF
148 #define CPLD_LBMAP_SHIFT                0x03
149
150 #if defined(CONFIG_TARGET_T1042RDB_PI)
151 #define CPLD_DIU_SEL_DFP                0x80
152 #elif defined(CONFIG_TARGET_T1042D4RDB)
153 #define CPLD_DIU_SEL_DFP                0xc0
154 #endif
155
156 #if defined(CONFIG_TARGET_T1040D4RDB)
157 #define CPLD_INT_MASK_ALL               0xFF
158 #define CPLD_INT_MASK_THERM             0x80
159 #define CPLD_INT_MASK_DVI_DFP           0x40
160 #define CPLD_INT_MASK_QSGMII1           0x20
161 #define CPLD_INT_MASK_QSGMII2           0x10
162 #define CPLD_INT_MASK_SGMI1             0x08
163 #define CPLD_INT_MASK_SGMI2             0x04
164 #define CPLD_INT_MASK_TDMR1             0x02
165 #define CPLD_INT_MASK_TDMR2             0x01
166 #endif
167
168 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
169 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
170 #define CONFIG_SYS_CSPR2_EXT    (0xf)
171 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
172                                 | CSPR_PORT_SIZE_8 \
173                                 | CSPR_MSEL_GPCM \
174                                 | CSPR_V)
175 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
176 #define CONFIG_SYS_CSOR2        0x0
177 /* CPLD Timing parameters for IFC CS2 */
178 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
179                                         FTIM0_GPCM_TEADC(0x0e) | \
180                                         FTIM0_GPCM_TEAHC(0x0e))
181 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
182                                         FTIM1_GPCM_TRAD(0x1f))
183 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
184                                         FTIM2_GPCM_TCH(0x8) | \
185                                         FTIM2_GPCM_TWP(0x1f))
186 #define CONFIG_SYS_CS2_FTIM3            0x0
187
188 /* NAND Flash on IFC */
189 #define CONFIG_SYS_NAND_BASE            0xff800000
190 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
191
192 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
193 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
194                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
195                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
196                                 | CSPR_V)
197 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
198
199 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
200                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
201                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
202                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
203                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
204                                 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
205                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
206
207 /* ONFI NAND Flash mode0 Timing Params */
208 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
209                                         FTIM0_NAND_TWP(0x18)   | \
210                                         FTIM0_NAND_TWCHT(0x07) | \
211                                         FTIM0_NAND_TWH(0x0a))
212 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
213                                         FTIM1_NAND_TWBE(0x39)  | \
214                                         FTIM1_NAND_TRR(0x0e)   | \
215                                         FTIM1_NAND_TRP(0x18))
216 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
217                                         FTIM2_NAND_TREH(0x0a) | \
218                                         FTIM2_NAND_TWHRE(0x1e))
219 #define CONFIG_SYS_NAND_FTIM3           0x0
220
221 #define CONFIG_SYS_NAND_DDR_LAW         11
222 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
223 #define CONFIG_SYS_MAX_NAND_DEVICE      1
224
225 #if defined(CONFIG_MTD_RAW_NAND)
226 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
227 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
228 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
229 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
230 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
231 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
232 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
233 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
234 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
235 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
236 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
237 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
238 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
239 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
240 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
241 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
242 #else
243 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
244 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
245 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
246 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
247 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
248 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
249 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
250 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
251 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
252 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
253 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
254 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
255 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
256 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
257 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
258 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
259 #endif
260
261 #define CONFIG_HWCONFIG
262
263 /* define to use L1 as initial stack */
264 #define CONFIG_L1_INIT_RAM
265 #define CONFIG_SYS_INIT_RAM_LOCK
266 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
267 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
268 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
269 /* The assembler doesn't like typecast */
270 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
271         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
272           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
273 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
274
275 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
276
277 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
278
279 /* Serial Port - controlled on board with jumper J8
280  * open - index 2
281  * shorted - index 1
282  */
283 #define CONFIG_SYS_NS16550_SERIAL
284 #define CONFIG_SYS_NS16550_REG_SIZE     1
285 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
286
287 #define CONFIG_SYS_BAUDRATE_TABLE       \
288         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
289
290 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
291 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
292 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
293 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
294
295 /* I2C bus multiplexer */
296 #define I2C_MUX_PCA_ADDR                0x70
297 #define I2C_MUX_CH_DEFAULT      0x8
298
299 #if defined(CONFIG_TARGET_T1042RDB_PI)  || \
300         defined(CONFIG_TARGET_T1040D4RDB)       || \
301         defined(CONFIG_TARGET_T1042D4RDB)
302 /* LDI/DVI Encoder for display */
303 #define CONFIG_SYS_I2C_LDI_ADDR         0x38
304 #define CONFIG_SYS_I2C_DVI_ADDR         0x75
305 #define CONFIG_SYS_I2C_DVI_BUS_NUM      0
306
307 /*
308  * RTC configuration
309  */
310 #define RTC
311 #define CONFIG_RTC_DS1337               1
312 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
313
314 /*DVI encoder*/
315 #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
316 #endif
317
318 /*
319  * eSPI - Enhanced SPI
320  */
321
322 /*
323  * General PCI
324  * Memory space is mapped 1-1, but I/O space must start from 0.
325  */
326
327 #ifdef CONFIG_PCI
328 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
329 #ifdef CONFIG_PCIE1
330 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
331 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
332 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
333 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
334 #endif
335
336 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
337 #ifdef CONFIG_PCIE2
338 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
339 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
340 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
341 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
342 #endif
343
344 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
345 #ifdef CONFIG_PCIE3
346 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
347 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
348 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
349 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
350 #endif
351
352 /* controller 4, Base address 203000 */
353 #ifdef CONFIG_PCIE4
354 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
355 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
356 #define CONFIG_SYS_PCIE4_IO_VIRT        0xf8030000
357 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
358 #endif
359 #endif  /* CONFIG_PCI */
360
361 /*
362 * USB
363 */
364
365 #ifdef CONFIG_MMC
366 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
367 #endif
368
369 /* Qman/Bman */
370 #ifndef CONFIG_NOBQFMAN
371 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
372 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
373 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
374 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
375 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
376 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
377 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
378 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
379 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
380                                         CONFIG_SYS_BMAN_CENA_SIZE)
381 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
382 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
383 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
384 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
385 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
386 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
387 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
388 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
389 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
390 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
391 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
392                                         CONFIG_SYS_QMAN_CENA_SIZE)
393 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
394 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
395
396 #define CONFIG_SYS_DPAA_FMAN
397 #define CONFIG_SYS_DPAA_PME
398
399 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
400 #endif /* CONFIG_NOBQFMAN */
401
402 #ifdef CONFIG_FMAN_ENET
403 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
404 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
405 #elif defined(CONFIG_TARGET_T1040D4RDB)
406 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
407 #elif defined(CONFIG_TARGET_T1042D4RDB)
408 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
409 #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
410 #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
411 #endif
412
413 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
414 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
415 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
416 #else
417 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
418 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
419 #endif
420
421 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
422 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
423 #define CONFIG_VSC9953
424 #ifdef CONFIG_TARGET_T1040RDB
425 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x04
426 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x08
427 #else
428 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x08
429 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x0c
430 #endif
431 #endif
432 #endif
433
434 /*
435  * Environment
436  */
437 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
438 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
439
440 /*
441  * Miscellaneous configurable options
442  */
443
444 /*
445  * For booting Linux, the board info and command line data
446  * have to be in the first 64 MB of memory, since this is
447  * the maximum mapped by the Linux kernel during initialization.
448  */
449 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
450
451 /*
452  * Dynamic MTD Partition support with mtdparts
453  */
454
455 /*
456  * Environment Configuration
457  */
458 #define CONFIG_ROOTPATH         "/opt/nfsroot"
459 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
460
461 #define __USB_PHY_TYPE  utmi
462 #define RAMDISKFILE     "t104xrdb/ramdisk.uboot"
463
464 #ifdef CONFIG_TARGET_T1040RDB
465 #define FDTFILE         "t1040rdb/t1040rdb.dtb"
466 #elif defined(CONFIG_TARGET_T1042RDB_PI)
467 #define FDTFILE         "t1042rdb_pi/t1042rdb_pi.dtb"
468 #elif defined(CONFIG_TARGET_T1042RDB)
469 #define FDTFILE         "t1042rdb/t1042rdb.dtb"
470 #elif defined(CONFIG_TARGET_T1040D4RDB)
471 #define FDTFILE         "t1042rdb/t1040d4rdb.dtb"
472 #elif defined(CONFIG_TARGET_T1042D4RDB)
473 #define FDTFILE         "t1042rdb/t1042d4rdb.dtb"
474 #endif
475
476 #define CONFIG_EXTRA_ENV_SETTINGS                               \
477         "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"                  \
478         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
479         "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
480         "netdev=eth0\0"                                         \
481         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
482         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
483         "tftpflash=tftpboot $loadaddr $uboot && "               \
484         "protect off $ubootaddr +$filesize && "                 \
485         "erase $ubootaddr +$filesize && "                       \
486         "cp.b $loadaddr $ubootaddr $filesize && "               \
487         "protect on $ubootaddr +$filesize && "                  \
488         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
489         "consoledev=ttyS0\0"                                    \
490         "ramdiskaddr=2000000\0"                                 \
491         "ramdiskfile=" __stringify(RAMDISKFILE) "\0"            \
492         "fdtaddr=1e00000\0"                                     \
493         "fdtfile=" __stringify(FDTFILE) "\0"                    \
494         "bdev=sda3\0"
495
496 #include <asm/fsl_secure_boot.h>
497
498 #endif  /* __CONFIG_H */