global: Migrate CONFIG_SYS_FSL* symbols to the CFG_SYS namespace
[platform/kernel/u-boot.git] / include / configs / T104xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #include <linux/stringify.h>
11
12 /*
13  * T104x RDB board configuration file
14  */
15 #include <asm/config_mpc85xx.h>
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define RESET_VECTOR_OFFSET             0x27FFC
19 #define BOOT_PAGE_OFFSET                0x27000
20
21 #ifdef CONFIG_MTD_RAW_NAND
22 #ifdef CONFIG_NXP_ESBC
23 #define CONFIG_U_BOOT_HDR_SIZE          (16 << 10)
24 /*
25  * HDR would be appended at end of image and copied to DDR along
26  * with U-Boot image.
27  */
28 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) + \
29                                          CONFIG_U_BOOT_HDR_SIZE)
30 #else
31 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
32 #endif
33 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
34 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
35 #endif
36
37 #ifdef CONFIG_SPIFLASH
38 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
39 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
40 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
43 #endif
44
45 #ifdef CONFIG_SDCARD
46 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
47 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
48 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
49 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
50 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
51 #endif
52
53 #endif
54
55 /* High Level Configuration Options */
56
57 #ifndef CONFIG_RESET_VECTOR_ADDRESS
58 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
59 #endif
60
61 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
62
63 /*
64  * These can be toggled for performance analysis, otherwise use default.
65  */
66 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
67 #ifdef CONFIG_DDR_ECC
68 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
69 #endif
70
71 /*
72  *  Config the L3 Cache as L3 SRAM
73  */
74 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
75 /*
76  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
77  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
78  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
79  */
80 #define CONFIG_SYS_INIT_L3_VADDR        0xFFFC0000
81 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
82
83 #define CONFIG_SYS_DCSRBAR              0xf0000000
84 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
85
86 /*
87  * DDR Setup
88  */
89 #define CONFIG_VERY_BIG_RAM
90 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
91 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
92
93 #define SPD_EEPROM_ADDRESS      0x51
94
95 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
96
97 /*
98  * IFC Definitions
99  */
100 #define CONFIG_SYS_FLASH_BASE   0xe8000000
101 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
102
103 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
104 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
105                                 CSPR_PORT_SIZE_16 | \
106                                 CSPR_MSEL_NOR | \
107                                 CSPR_V)
108 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
109
110 /*
111  * TDM Definition
112  */
113 #define T1040_TDM_QUIRK_CCSR_BASE       0xfe000000
114
115 /* NOR Flash Timing Params */
116 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
117 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
118                                 FTIM0_NOR_TEADC(0x5) | \
119                                 FTIM0_NOR_TEAHC(0x5))
120 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
121                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
122                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
123 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
124                                 FTIM2_NOR_TCH(0x4) | \
125                                 FTIM2_NOR_TWPH(0x0E) | \
126                                 FTIM2_NOR_TWP(0x1c))
127 #define CONFIG_SYS_NOR_FTIM3    0x0
128
129 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
130
131 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
132
133 /* CPLD on IFC */
134 #define CPLD_LBMAP_MASK                 0x3F
135 #define CPLD_BANK_SEL_MASK              0x07
136 #define CPLD_BANK_OVERRIDE              0x40
137 #define CPLD_LBMAP_ALTBANK              0x44 /* BANK OR | BANK 4 */
138 #define CPLD_LBMAP_DFLTBANK             0x40 /* BANK OR | BANK0 */
139 #define CPLD_LBMAP_RESET                0xFF
140 #define CPLD_LBMAP_SHIFT                0x03
141
142 #if defined(CONFIG_TARGET_T1042RDB_PI)
143 #define CPLD_DIU_SEL_DFP                0x80
144 #elif defined(CONFIG_TARGET_T1042D4RDB)
145 #define CPLD_DIU_SEL_DFP                0xc0
146 #endif
147
148 #if defined(CONFIG_TARGET_T1040D4RDB)
149 #define CPLD_INT_MASK_ALL               0xFF
150 #define CPLD_INT_MASK_THERM             0x80
151 #define CPLD_INT_MASK_DVI_DFP           0x40
152 #define CPLD_INT_MASK_QSGMII1           0x20
153 #define CPLD_INT_MASK_QSGMII2           0x10
154 #define CPLD_INT_MASK_SGMI1             0x08
155 #define CPLD_INT_MASK_SGMI2             0x04
156 #define CPLD_INT_MASK_TDMR1             0x02
157 #define CPLD_INT_MASK_TDMR2             0x01
158 #endif
159
160 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
161 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
162 #define CONFIG_SYS_CSPR2_EXT    (0xf)
163 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
164                                 | CSPR_PORT_SIZE_8 \
165                                 | CSPR_MSEL_GPCM \
166                                 | CSPR_V)
167 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
168 #define CONFIG_SYS_CSOR2        0x0
169 /* CPLD Timing parameters for IFC CS2 */
170 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
171                                         FTIM0_GPCM_TEADC(0x0e) | \
172                                         FTIM0_GPCM_TEAHC(0x0e))
173 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
174                                         FTIM1_GPCM_TRAD(0x1f))
175 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
176                                         FTIM2_GPCM_TCH(0x8) | \
177                                         FTIM2_GPCM_TWP(0x1f))
178 #define CONFIG_SYS_CS2_FTIM3            0x0
179
180 /* NAND Flash on IFC */
181 #define CONFIG_SYS_NAND_BASE            0xff800000
182 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
183
184 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
185 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
186                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
187                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
188                                 | CSPR_V)
189 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
190
191 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
192                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
193                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
194                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
195                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
196                                 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
197                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
198
199 /* ONFI NAND Flash mode0 Timing Params */
200 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
201                                         FTIM0_NAND_TWP(0x18)   | \
202                                         FTIM0_NAND_TWCHT(0x07) | \
203                                         FTIM0_NAND_TWH(0x0a))
204 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
205                                         FTIM1_NAND_TWBE(0x39)  | \
206                                         FTIM1_NAND_TRR(0x0e)   | \
207                                         FTIM1_NAND_TRP(0x18))
208 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
209                                         FTIM2_NAND_TREH(0x0a) | \
210                                         FTIM2_NAND_TWHRE(0x1e))
211 #define CONFIG_SYS_NAND_FTIM3           0x0
212
213 #define CONFIG_SYS_NAND_DDR_LAW         11
214 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
215
216 #if defined(CONFIG_MTD_RAW_NAND)
217 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
218 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
219 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
220 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
221 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
222 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
223 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
224 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
225 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
226 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
227 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
228 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
229 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
230 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
231 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
232 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
233 #else
234 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
235 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
236 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
237 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
238 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
239 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
240 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
241 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
242 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
243 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
244 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
245 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
246 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
247 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
248 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
249 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
250 #endif
251
252 #define CONFIG_HWCONFIG
253
254 /* define to use L1 as initial stack */
255 #define CONFIG_L1_INIT_RAM
256 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
257 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
258 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
259 /* The assembler doesn't like typecast */
260 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
261         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
262           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
263 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
264
265 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
266
267 /* Serial Port - controlled on board with jumper J8
268  * open - index 2
269  * shorted - index 1
270  */
271 #define CONFIG_SYS_NS16550_SERIAL
272 #define CONFIG_SYS_NS16550_REG_SIZE     1
273 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
274
275 #define CONFIG_SYS_BAUDRATE_TABLE       \
276         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
277
278 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
279 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
280 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
281 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
282
283 /* I2C bus multiplexer */
284 #define I2C_MUX_PCA_ADDR                0x70
285 #define I2C_MUX_CH_DEFAULT      0x8
286
287 #if defined(CONFIG_TARGET_T1042RDB_PI)  || \
288         defined(CONFIG_TARGET_T1040D4RDB)       || \
289         defined(CONFIG_TARGET_T1042D4RDB)
290 /*
291  * RTC configuration
292  */
293 #define RTC
294 #define CONFIG_RTC_DS1337               1
295 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
296
297 /*DVI encoder*/
298 #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
299 #endif
300
301 /*
302  * eSPI - Enhanced SPI
303  */
304
305 /*
306  * General PCI
307  * Memory space is mapped 1-1, but I/O space must start from 0.
308  */
309
310 #ifdef CONFIG_PCI
311 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
312 #ifdef CONFIG_PCIE1
313 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
314 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
315 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
316 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
317 #endif
318
319 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
320 #ifdef CONFIG_PCIE2
321 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
322 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
323 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
324 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
325 #endif
326
327 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
328 #ifdef CONFIG_PCIE3
329 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
330 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
331 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
332 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
333 #endif
334
335 /* controller 4, Base address 203000 */
336 #ifdef CONFIG_PCIE4
337 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
338 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
339 #define CONFIG_SYS_PCIE4_IO_VIRT        0xf8030000
340 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
341 #endif
342 #endif  /* CONFIG_PCI */
343
344 /*
345 * USB
346 */
347
348 #ifdef CONFIG_MMC
349 #define CFG_SYS_FSL_ESDHC_ADDR       CFG_SYS_MPC85xx_ESDHC_ADDR
350 #endif
351
352 /* Qman/Bman */
353 #ifndef CONFIG_NOBQFMAN
354 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
355 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
356 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
357 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
358 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
359 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
360 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
361 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
362 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
363                                         CONFIG_SYS_BMAN_CENA_SIZE)
364 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
365 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
366 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
367 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
368 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
369 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
370 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
371 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
372 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
373 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
374 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
375                                         CONFIG_SYS_QMAN_CENA_SIZE)
376 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
377 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
378
379 #define CONFIG_SYS_DPAA_FMAN
380 #define CONFIG_SYS_DPAA_PME
381 #endif /* CONFIG_NOBQFMAN */
382
383 #ifdef CONFIG_FMAN_ENET
384 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
385 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
386 #elif defined(CONFIG_TARGET_T1040D4RDB)
387 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
388 #elif defined(CONFIG_TARGET_T1042D4RDB)
389 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
390 #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
391 #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
392 #endif
393
394 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
395 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
396 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
397 #else
398 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
399 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
400 #endif
401
402 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
403 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
404 #define CONFIG_VSC9953
405 #ifdef CONFIG_TARGET_T1040RDB
406 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x04
407 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x08
408 #else
409 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x08
410 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x0c
411 #endif
412 #endif
413 #endif
414
415 /*
416  * Miscellaneous configurable options
417  */
418
419 /*
420  * For booting Linux, the board info and command line data
421  * have to be in the first 64 MB of memory, since this is
422  * the maximum mapped by the Linux kernel during initialization.
423  */
424 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
425
426 /*
427  * Dynamic MTD Partition support with mtdparts
428  */
429
430 /*
431  * Environment Configuration
432  */
433 #define CONFIG_ROOTPATH         "/opt/nfsroot"
434 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
435
436 #define __USB_PHY_TYPE  utmi
437 #define RAMDISKFILE     "t104xrdb/ramdisk.uboot"
438
439 #ifdef CONFIG_TARGET_T1040RDB
440 #define FDTFILE         "t1040rdb/t1040rdb.dtb"
441 #elif defined(CONFIG_TARGET_T1042RDB_PI)
442 #define FDTFILE         "t1042rdb_pi/t1042rdb_pi.dtb"
443 #elif defined(CONFIG_TARGET_T1042RDB)
444 #define FDTFILE         "t1042rdb/t1042rdb.dtb"
445 #elif defined(CONFIG_TARGET_T1040D4RDB)
446 #define FDTFILE         "t1042rdb/t1040d4rdb.dtb"
447 #elif defined(CONFIG_TARGET_T1042D4RDB)
448 #define FDTFILE         "t1042rdb/t1042d4rdb.dtb"
449 #endif
450
451 #define CONFIG_EXTRA_ENV_SETTINGS                               \
452         "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"                  \
453         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
454         "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
455         "netdev=eth0\0"                                         \
456         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
457         "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
458         "tftpflash=tftpboot $loadaddr $uboot && "               \
459         "protect off $ubootaddr +$filesize && "                 \
460         "erase $ubootaddr +$filesize && "                       \
461         "cp.b $loadaddr $ubootaddr $filesize && "               \
462         "protect on $ubootaddr +$filesize && "                  \
463         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
464         "consoledev=ttyS0\0"                                    \
465         "ramdiskaddr=2000000\0"                                 \
466         "ramdiskfile=" __stringify(RAMDISKFILE) "\0"            \
467         "fdtaddr=1e00000\0"                                     \
468         "fdtfile=" __stringify(FDTFILE) "\0"                    \
469         "bdev=sda3\0"
470
471 #include <asm/fsl_secure_boot.h>
472
473 #endif  /* __CONFIG_H */