4e993d9fe0e1cd2fe331b0412168f98081557a05
[platform/kernel/u-boot.git] / include / configs / T104xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #include <linux/stringify.h>
11
12 /*
13  * T104x RDB board configuration file
14  */
15 #include <asm/config_mpc85xx.h>
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_SPL_FLUSH_IMAGE
19 #define CONFIG_SPL_PAD_TO               0x40000
20 #define CONFIG_SPL_MAX_SIZE             0x28000
21 #ifdef CONFIG_SPL_BUILD
22 #define CONFIG_SPL_SKIP_RELOCATE
23 #define CONFIG_SPL_COMMON_INIT_DDR
24 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
25 #endif
26 #define RESET_VECTOR_OFFSET             0x27FFC
27 #define BOOT_PAGE_OFFSET                0x27000
28
29 #ifdef CONFIG_MTD_RAW_NAND
30 #ifdef CONFIG_NXP_ESBC
31 #define CONFIG_U_BOOT_HDR_SIZE          (16 << 10)
32 /*
33  * HDR would be appended at end of image and copied to DDR along
34  * with U-Boot image.
35  */
36 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) + \
37                                          CONFIG_U_BOOT_HDR_SIZE)
38 #else
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
40 #endif
41 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
42 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
43 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
44 #endif
45
46 #ifdef CONFIG_SPIFLASH
47 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
48 #define CONFIG_SPL_SPI_FLASH_MINIMAL
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
52 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
53 #ifndef CONFIG_SPL_BUILD
54 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
55 #endif
56 #endif
57
58 #ifdef CONFIG_SDCARD
59 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
60 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
61 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
62 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
63 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
64 #ifndef CONFIG_SPL_BUILD
65 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
66 #endif
67 #endif
68
69 #endif
70
71 /* High Level Configuration Options */
72 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
73
74 /* support deep sleep */
75 #define CONFIG_DEEP_SLEEP
76
77 #ifndef CONFIG_RESET_VECTOR_ADDRESS
78 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
79 #endif
80
81 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
82 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
83 #define CONFIG_PCIE1                    /* PCIE controller 1 */
84 #define CONFIG_PCIE2                    /* PCIE controller 2 */
85 #define CONFIG_PCIE3                    /* PCIE controller 3 */
86 #define CONFIG_PCIE4                    /* PCIE controller 4 */
87
88 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
89
90 #if defined(CONFIG_SPIFLASH)
91 #elif defined(CONFIG_MTD_RAW_NAND)
92 #ifdef CONFIG_NXP_ESBC
93 #define CONFIG_RAMBOOT_NAND
94 #define CONFIG_BOOTSCRIPT_COPY_RAM
95 #endif
96 #endif
97
98 #define CONFIG_SYS_CLK_FREQ     100000000
99
100 /*
101  * These can be toggled for performance analysis, otherwise use default.
102  */
103 #define CONFIG_SYS_CACHE_STASHING
104 #define CONFIG_BACKSIDE_L2_CACHE
105 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
106 #define CONFIG_BTB                      /* toggle branch predition */
107 #ifdef CONFIG_DDR_ECC
108 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
109 #endif
110
111 #define CONFIG_ENABLE_36BIT_PHYS
112
113 /*
114  *  Config the L3 Cache as L3 SRAM
115  */
116 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
117 /*
118  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
119  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
120  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
121  */
122 #define CONFIG_SYS_INIT_L3_VADDR        0xFFFC0000
123 #define CONFIG_SYS_L3_SIZE              256 << 10
124 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
125 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
126 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
127 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
128 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
129
130 #define CONFIG_SYS_DCSRBAR              0xf0000000
131 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
132
133 /*
134  * DDR Setup
135  */
136 #define CONFIG_VERY_BIG_RAM
137 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
138 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
139
140 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
141 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
142
143 #define CONFIG_SYS_SPD_BUS_NUM  0
144 #define SPD_EEPROM_ADDRESS      0x51
145
146 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
147
148 /*
149  * IFC Definitions
150  */
151 #define CONFIG_SYS_FLASH_BASE   0xe8000000
152 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
153
154 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
155 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
156                                 CSPR_PORT_SIZE_16 | \
157                                 CSPR_MSEL_NOR | \
158                                 CSPR_V)
159 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
160
161 /*
162  * TDM Definition
163  */
164 #define T1040_TDM_QUIRK_CCSR_BASE       0xfe000000
165
166 /* NOR Flash Timing Params */
167 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
168 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
169                                 FTIM0_NOR_TEADC(0x5) | \
170                                 FTIM0_NOR_TEAHC(0x5))
171 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
172                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
173                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
174 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
175                                 FTIM2_NOR_TCH(0x4) | \
176                                 FTIM2_NOR_TWPH(0x0E) | \
177                                 FTIM2_NOR_TWP(0x1c))
178 #define CONFIG_SYS_NOR_FTIM3    0x0
179
180 #define CONFIG_SYS_FLASH_QUIET_TEST
181 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
182
183 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
184 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
185 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
186 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
187
188 #define CONFIG_SYS_FLASH_EMPTY_INFO
189 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
190
191 /* CPLD on IFC */
192 #define CPLD_LBMAP_MASK                 0x3F
193 #define CPLD_BANK_SEL_MASK              0x07
194 #define CPLD_BANK_OVERRIDE              0x40
195 #define CPLD_LBMAP_ALTBANK              0x44 /* BANK OR | BANK 4 */
196 #define CPLD_LBMAP_DFLTBANK             0x40 /* BANK OR | BANK0 */
197 #define CPLD_LBMAP_RESET                0xFF
198 #define CPLD_LBMAP_SHIFT                0x03
199
200 #if defined(CONFIG_TARGET_T1042RDB_PI)
201 #define CPLD_DIU_SEL_DFP                0x80
202 #elif defined(CONFIG_TARGET_T1042D4RDB)
203 #define CPLD_DIU_SEL_DFP                0xc0
204 #endif
205
206 #if defined(CONFIG_TARGET_T1040D4RDB)
207 #define CPLD_INT_MASK_ALL               0xFF
208 #define CPLD_INT_MASK_THERM             0x80
209 #define CPLD_INT_MASK_DVI_DFP           0x40
210 #define CPLD_INT_MASK_QSGMII1           0x20
211 #define CPLD_INT_MASK_QSGMII2           0x10
212 #define CPLD_INT_MASK_SGMI1             0x08
213 #define CPLD_INT_MASK_SGMI2             0x04
214 #define CPLD_INT_MASK_TDMR1             0x02
215 #define CPLD_INT_MASK_TDMR2             0x01
216 #endif
217
218 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
219 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
220 #define CONFIG_SYS_CSPR2_EXT    (0xf)
221 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
222                                 | CSPR_PORT_SIZE_8 \
223                                 | CSPR_MSEL_GPCM \
224                                 | CSPR_V)
225 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
226 #define CONFIG_SYS_CSOR2        0x0
227 /* CPLD Timing parameters for IFC CS2 */
228 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
229                                         FTIM0_GPCM_TEADC(0x0e) | \
230                                         FTIM0_GPCM_TEAHC(0x0e))
231 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
232                                         FTIM1_GPCM_TRAD(0x1f))
233 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
234                                         FTIM2_GPCM_TCH(0x8) | \
235                                         FTIM2_GPCM_TWP(0x1f))
236 #define CONFIG_SYS_CS2_FTIM3            0x0
237
238 /* NAND Flash on IFC */
239 #define CONFIG_NAND_FSL_IFC
240 #define CONFIG_SYS_NAND_BASE            0xff800000
241 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
242
243 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
244 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
245                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
246                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
247                                 | CSPR_V)
248 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
249
250 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
251                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
252                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
253                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
254                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
255                                 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
256                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
257
258 #define CONFIG_SYS_NAND_ONFI_DETECTION
259
260 /* ONFI NAND Flash mode0 Timing Params */
261 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
262                                         FTIM0_NAND_TWP(0x18)   | \
263                                         FTIM0_NAND_TWCHT(0x07) | \
264                                         FTIM0_NAND_TWH(0x0a))
265 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
266                                         FTIM1_NAND_TWBE(0x39)  | \
267                                         FTIM1_NAND_TRR(0x0e)   | \
268                                         FTIM1_NAND_TRP(0x18))
269 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
270                                         FTIM2_NAND_TREH(0x0a) | \
271                                         FTIM2_NAND_TWHRE(0x1e))
272 #define CONFIG_SYS_NAND_FTIM3           0x0
273
274 #define CONFIG_SYS_NAND_DDR_LAW         11
275 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
276 #define CONFIG_SYS_MAX_NAND_DEVICE      1
277
278 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
279
280 #if defined(CONFIG_MTD_RAW_NAND)
281 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
282 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
283 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
284 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
285 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
286 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
287 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
288 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
289 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
290 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
291 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
292 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
293 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
294 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
295 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
296 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
297 #else
298 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
299 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
300 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
301 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
302 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
303 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
304 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
305 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
306 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
307 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
308 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
309 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
310 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
311 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
312 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
313 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
314 #endif
315
316 #ifdef CONFIG_SPL_BUILD
317 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
318 #else
319 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
320 #endif
321
322 #if defined(CONFIG_RAMBOOT_PBL)
323 #define CONFIG_SYS_RAMBOOT
324 #endif
325
326 #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
327 #if defined(CONFIG_MTD_RAW_NAND)
328 #define CONFIG_A008044_WORKAROUND
329 #endif
330 #endif
331
332 #define CONFIG_HWCONFIG
333
334 /* define to use L1 as initial stack */
335 #define CONFIG_L1_INIT_RAM
336 #define CONFIG_SYS_INIT_RAM_LOCK
337 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
338 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
339 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
340 /* The assembler doesn't like typecast */
341 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
342         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
343           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
344 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
345
346 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
347                                         GENERATED_GBL_DATA_SIZE)
348 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
349
350 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
351 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
352
353 /* Serial Port - controlled on board with jumper J8
354  * open - index 2
355  * shorted - index 1
356  */
357 #define CONFIG_SYS_NS16550_SERIAL
358 #define CONFIG_SYS_NS16550_REG_SIZE     1
359 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
360
361 #define CONFIG_SYS_BAUDRATE_TABLE       \
362         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
363
364 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
365 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
366 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
367 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
368
369 #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
370 /* Video */
371 #define CONFIG_FSL_DIU_FB
372
373 #ifdef CONFIG_FSL_DIU_FB
374 #define CONFIG_FSL_DIU_CH7301
375 #define CONFIG_SYS_DIU_ADDR     (CONFIG_SYS_CCSRBAR + 0x180000)
376 #define CONFIG_VIDEO_LOGO
377 #define CONFIG_VIDEO_BMP_LOGO
378 #endif
379 #endif
380
381 /* I2C */
382
383 /* I2C bus multiplexer */
384 #define I2C_MUX_PCA_ADDR                0x70
385 #define I2C_MUX_CH_DEFAULT      0x8
386
387 #if defined(CONFIG_TARGET_T1042RDB_PI)  || \
388         defined(CONFIG_TARGET_T1040D4RDB)       || \
389         defined(CONFIG_TARGET_T1042D4RDB)
390 /* LDI/DVI Encoder for display */
391 #define CONFIG_SYS_I2C_LDI_ADDR         0x38
392 #define CONFIG_SYS_I2C_DVI_ADDR         0x75
393 #define CONFIG_SYS_I2C_DVI_BUS_NUM      0
394
395 /*
396  * RTC configuration
397  */
398 #define RTC
399 #define CONFIG_RTC_DS1337               1
400 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
401
402 /*DVI encoder*/
403 #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
404 #endif
405
406 /*
407  * eSPI - Enhanced SPI
408  */
409
410 /*
411  * General PCI
412  * Memory space is mapped 1-1, but I/O space must start from 0.
413  */
414
415 #ifdef CONFIG_PCI
416 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
417 #ifdef CONFIG_PCIE1
418 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
419 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
420 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
421 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
422 #endif
423
424 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
425 #ifdef CONFIG_PCIE2
426 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
427 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
428 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
429 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
430 #endif
431
432 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
433 #ifdef CONFIG_PCIE3
434 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
435 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
436 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
437 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
438 #endif
439
440 /* controller 4, Base address 203000 */
441 #ifdef CONFIG_PCIE4
442 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
443 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
444 #define CONFIG_SYS_PCIE4_IO_VIRT        0xf8030000
445 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
446 #endif
447
448 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
449 #endif  /* CONFIG_PCI */
450
451 /* SATA */
452 #define CONFIG_FSL_SATA_V2
453 #ifdef CONFIG_FSL_SATA_V2
454 #define CONFIG_SYS_SATA_MAX_DEVICE      1
455 #define CONFIG_SATA1
456 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
457 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
458
459 #define CONFIG_LBA48
460 #endif
461
462 /*
463 * USB
464 */
465 #define CONFIG_HAS_FSL_DR_USB
466
467 #ifdef CONFIG_HAS_FSL_DR_USB
468 #ifdef CONFIG_USB_EHCI_HCD
469 #define CONFIG_USB_EHCI_FSL
470 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
471 #endif
472 #endif
473
474 #ifdef CONFIG_MMC
475 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
476 #endif
477
478 /* Qman/Bman */
479 #ifndef CONFIG_NOBQFMAN
480 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
481 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
482 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
483 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
484 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
485 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
486 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
487 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
488 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
489                                         CONFIG_SYS_BMAN_CENA_SIZE)
490 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
491 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
492 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
493 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
494 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
495 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
496 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
497 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
498 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
499 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
500 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
501                                         CONFIG_SYS_QMAN_CENA_SIZE)
502 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
503 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
504
505 #define CONFIG_SYS_DPAA_FMAN
506 #define CONFIG_SYS_DPAA_PME
507
508 #define CONFIG_U_QE
509
510 /* Default address of microcode for the Linux Fman driver */
511 #if defined(CONFIG_SPIFLASH)
512 /*
513  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
514  * env, so we got 0x110000.
515  */
516 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
517 #elif defined(CONFIG_SDCARD)
518 /*
519  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
520  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
521  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
522  */
523 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
524 #elif defined(CONFIG_MTD_RAW_NAND)
525 #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
526 #else
527 #define CONFIG_SYS_FMAN_FW_ADDR         0xEFF00000
528 #endif
529
530 #if defined(CONFIG_SPIFLASH)
531 #define CONFIG_SYS_QE_FW_ADDR           0x130000
532 #elif defined(CONFIG_SDCARD)
533 #define CONFIG_SYS_QE_FW_ADDR           (512 * 0x920)
534 #elif defined(CONFIG_MTD_RAW_NAND)
535 #define CONFIG_SYS_QE_FW_ADDR           (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
536 #else
537 #define CONFIG_SYS_QE_FW_ADDR           0xEFF10000
538 #endif
539
540 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
541 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
542 #endif /* CONFIG_NOBQFMAN */
543
544 #ifdef CONFIG_FMAN_ENET
545 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
546 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
547 #elif defined(CONFIG_TARGET_T1040D4RDB)
548 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
549 #elif defined(CONFIG_TARGET_T1042D4RDB)
550 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
551 #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
552 #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
553 #endif
554
555 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
556 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
557 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
558 #else
559 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
560 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
561 #endif
562
563 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
564 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
565 #define CONFIG_VSC9953
566 #ifdef CONFIG_TARGET_T1040RDB
567 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x04
568 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x08
569 #else
570 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x08
571 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x0c
572 #endif
573 #endif
574
575 #define CONFIG_ETHPRIME         "FM1@DTSEC4"
576 #endif
577
578 /*
579  * Environment
580  */
581 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
582 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
583
584 /*
585  * Miscellaneous configurable options
586  */
587
588 /*
589  * For booting Linux, the board info and command line data
590  * have to be in the first 64 MB of memory, since this is
591  * the maximum mapped by the Linux kernel during initialization.
592  */
593 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
594 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
595
596 #ifdef CONFIG_CMD_KGDB
597 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
598 #endif
599
600 /*
601  * Dynamic MTD Partition support with mtdparts
602  */
603
604 /*
605  * Environment Configuration
606  */
607 #define CONFIG_ROOTPATH         "/opt/nfsroot"
608 #define CONFIG_BOOTFILE         "uImage"
609 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
610
611 #define __USB_PHY_TYPE  utmi
612 #define RAMDISKFILE     "t104xrdb/ramdisk.uboot"
613
614 #ifdef CONFIG_TARGET_T1040RDB
615 #define FDTFILE         "t1040rdb/t1040rdb.dtb"
616 #elif defined(CONFIG_TARGET_T1042RDB_PI)
617 #define FDTFILE         "t1042rdb_pi/t1042rdb_pi.dtb"
618 #elif defined(CONFIG_TARGET_T1042RDB)
619 #define FDTFILE         "t1042rdb/t1042rdb.dtb"
620 #elif defined(CONFIG_TARGET_T1040D4RDB)
621 #define FDTFILE         "t1042rdb/t1040d4rdb.dtb"
622 #elif defined(CONFIG_TARGET_T1042D4RDB)
623 #define FDTFILE         "t1042rdb/t1042d4rdb.dtb"
624 #endif
625
626 #ifdef CONFIG_FSL_DIU_FB
627 #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
628 #else
629 #define DIU_ENVIRONMENT
630 #endif
631
632 #define CONFIG_EXTRA_ENV_SETTINGS                               \
633         "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"                  \
634         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
635         "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
636         "netdev=eth0\0"                                         \
637         "video-mode=" __stringify(DIU_ENVIRONMENT) "\0"         \
638         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
639         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
640         "tftpflash=tftpboot $loadaddr $uboot && "               \
641         "protect off $ubootaddr +$filesize && "                 \
642         "erase $ubootaddr +$filesize && "                       \
643         "cp.b $loadaddr $ubootaddr $filesize && "               \
644         "protect on $ubootaddr +$filesize && "                  \
645         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
646         "consoledev=ttyS0\0"                                    \
647         "ramdiskaddr=2000000\0"                                 \
648         "ramdiskfile=" __stringify(RAMDISKFILE) "\0"            \
649         "fdtaddr=1e00000\0"                                     \
650         "fdtfile=" __stringify(FDTFILE) "\0"                    \
651         "bdev=sda3\0"
652
653 #define LINUXBOOTCOMMAND                       \
654         "setenv bootargs root=/dev/ram rw "            \
655         "console=$consoledev,$baudrate $othbootargs;"  \
656         "setenv ramdiskaddr 0x02000000;"               \
657         "setenv fdtaddr 0x00c00000;"                   \
658         "setenv loadaddr 0x1000000;"                   \
659         "bootm $loadaddr $ramdiskaddr $fdtaddr"
660
661 #define HDBOOT                                  \
662         "setenv bootargs root=/dev/$bdev rw "           \
663         "console=$consoledev,$baudrate $othbootargs;"   \
664         "tftp $loadaddr $bootfile;"                     \
665         "tftp $fdtaddr $fdtfile;"                       \
666         "bootm $loadaddr - $fdtaddr"
667
668 #define NFSBOOTCOMMAND                  \
669         "setenv bootargs root=/dev/nfs rw "     \
670         "nfsroot=$serverip:$rootpath "          \
671         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
672         "console=$consoledev,$baudrate $othbootargs;"   \
673         "tftp $loadaddr $bootfile;"             \
674         "tftp $fdtaddr $fdtfile;"               \
675         "bootm $loadaddr - $fdtaddr"
676
677 #define RAMBOOTCOMMAND                          \
678         "setenv bootargs root=/dev/ram rw "             \
679         "console=$consoledev,$baudrate $othbootargs;"   \
680         "tftp $ramdiskaddr $ramdiskfile;"               \
681         "tftp $loadaddr $bootfile;"                     \
682         "tftp $fdtaddr $fdtfile;"                       \
683         "bootm $loadaddr $ramdiskaddr $fdtaddr"
684
685 #define CONFIG_BOOTCOMMAND              LINUXBOOTCOMMAND
686
687 #include <asm/fsl_secure_boot.h>
688
689 #endif  /* __CONFIG_H */