Merge tag 'dm-pull-28jun22' of https://source.denx.de/u-boot/custodians/u-boot-dm...
[platform/kernel/u-boot.git] / include / configs / T102xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T1024/T1023 RDB board configuration file
9  */
10
11 #ifndef __T1024RDB_H
12 #define __T1024RDB_H
13
14 #include <linux/stringify.h>
15
16 /* High Level Configuration Options */
17
18 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
19
20 #ifdef CONFIG_RAMBOOT_PBL
21 #define RESET_VECTOR_OFFSET             0x27FFC
22 #define BOOT_PAGE_OFFSET                0x27000
23
24 #ifdef CONFIG_MTD_RAW_NAND
25 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
26 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
27 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
28 #endif
29
30 #ifdef CONFIG_SPIFLASH
31 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
32 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
33 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
34 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
35 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
36 #endif
37
38 #ifdef CONFIG_SDCARD
39 #define CONFIG_RESET_VECTOR_ADDRESS     0x30000FFC
40 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
41 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
42 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
43 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
44 #endif
45
46 #endif /* CONFIG_RAMBOOT_PBL */
47
48 #ifndef CONFIG_RESET_VECTOR_ADDRESS
49 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
50 #endif
51
52 /* PCIe Boot - Master */
53 #define CONFIG_SRIO_PCIE_BOOT_MASTER
54 /*
55  * for slave u-boot IMAGE instored in master memory space,
56  * PHYS must be aligned based on the SIZE
57  */
58 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
59 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
60 #ifdef CONFIG_PHYS_64BIT
61 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
62 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
63 #else
64 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
65 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
66 #endif
67 /*
68  * for slave UCODE and ENV instored in master memory space,
69  * PHYS must be aligned based on the SIZE
70  */
71 #ifdef CONFIG_PHYS_64BIT
72 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
73 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0x3ffe00000ull
74 #else
75 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
76 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
77 #endif
78 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
79 /* slave core release by master*/
80 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET        0xe00e4
81 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK      0x00000001 /* release core 0 */
82
83 /* PCIe Boot - Slave */
84 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
85 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
86 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
87                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
88 /* Set 1M boot space for PCIe boot */
89 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
90 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS       \
91                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
92 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
93 #endif
94
95 /*
96  * These can be toggled for performance analysis, otherwise use default.
97  */
98 #define CONFIG_SYS_CACHE_STASHING
99 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
100 #ifdef CONFIG_DDR_ECC
101 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
102 #endif
103
104 /*
105  *  Config the L3 Cache as L3 SRAM
106  */
107 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
108 #define CONFIG_SYS_L3_SIZE              (256 << 10)
109 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
110
111 #ifdef CONFIG_PHYS_64BIT
112 #define CONFIG_SYS_DCSRBAR              0xf0000000
113 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
114 #endif
115
116 /* EEPROM */
117 #define CONFIG_SYS_I2C_EEPROM_NXID
118 #define CONFIG_SYS_EEPROM_BUS_NUM       0
119
120 /*
121  * DDR Setup
122  */
123 #define CONFIG_VERY_BIG_RAM
124 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
125 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
126 #if defined(CONFIG_TARGET_T1024RDB)
127 #define SPD_EEPROM_ADDRESS      0x51
128 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
129 #elif defined(CONFIG_TARGET_T1023RDB)
130 #define CONFIG_SYS_SDRAM_SIZE   2048
131 #endif
132
133 /*
134  * IFC Definitions
135  */
136 #define CONFIG_SYS_FLASH_BASE   0xe8000000
137 #ifdef CONFIG_PHYS_64BIT
138 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
139 #else
140 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
141 #endif
142
143 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
144 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
145                                 CSPR_PORT_SIZE_16 | \
146                                 CSPR_MSEL_NOR | \
147                                 CSPR_V)
148 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
149
150 /* NOR Flash Timing Params */
151 #if defined(CONFIG_TARGET_T1024RDB)
152 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
153 #elif defined(CONFIG_TARGET_T1023RDB)
154 #define CONFIG_SYS_NOR_CSOR    (CSOR_NOR_ADM_SHIFT(0) | \
155                                 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
156 #endif
157 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
158                                 FTIM0_NOR_TEADC(0x5) | \
159                                 FTIM0_NOR_TEAHC(0x5))
160 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
161                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
162                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
163 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
164                                 FTIM2_NOR_TCH(0x4) | \
165                                 FTIM2_NOR_TWPH(0x0E) | \
166                                 FTIM2_NOR_TWP(0x1c))
167 #define CONFIG_SYS_NOR_FTIM3    0x0
168
169 #define CONFIG_SYS_FLASH_QUIET_TEST
170 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
171
172 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
173 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
174 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
175
176 #define CONFIG_SYS_FLASH_EMPTY_INFO
177 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
178
179 #ifdef CONFIG_TARGET_T1024RDB
180 /* CPLD on IFC */
181 #define CONFIG_SYS_CPLD_BASE            0xffdf0000
182 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
183 #define CONFIG_SYS_CSPR2_EXT            (0xf)
184 #define CONFIG_SYS_CSPR2                (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
185                                                 | CSPR_PORT_SIZE_8 \
186                                                 | CSPR_MSEL_GPCM \
187                                                 | CSPR_V)
188 #define CONFIG_SYS_AMASK2               IFC_AMASK(64*1024)
189 #define CONFIG_SYS_CSOR2                0x0
190
191 /* CPLD Timing parameters for IFC CS2 */
192 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
193                                                 FTIM0_GPCM_TEADC(0x0e) | \
194                                                 FTIM0_GPCM_TEAHC(0x0e))
195 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
196                                                 FTIM1_GPCM_TRAD(0x1f))
197 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
198                                                 FTIM2_GPCM_TCH(0x8) | \
199                                                 FTIM2_GPCM_TWP(0x1f))
200 #define CONFIG_SYS_CS2_FTIM3            0x0
201 #endif
202
203 /* NAND Flash on IFC */
204 #define CONFIG_SYS_NAND_BASE            0xff800000
205 #ifdef CONFIG_PHYS_64BIT
206 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
207 #else
208 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
209 #endif
210 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
211 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
212                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
213                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
214                                 | CSPR_V)
215 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
216
217 #if defined(CONFIG_TARGET_T1024RDB)
218 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
219                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
220                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
221                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
222                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
223                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
224                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
225 #elif defined(CONFIG_TARGET_T1023RDB)
226 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
227                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
228                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
229                                 | CSOR_NAND_RAL_3       /* RAL 3Bytes */ \
230                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
231                                 | CSOR_NAND_SPRZ_128    /* Spare size = 128 */ \
232                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
233 #endif
234
235 /* ONFI NAND Flash mode0 Timing Params */
236 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
237                                         FTIM0_NAND_TWP(0x18)   | \
238                                         FTIM0_NAND_TWCHT(0x07) | \
239                                         FTIM0_NAND_TWH(0x0a))
240 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
241                                         FTIM1_NAND_TWBE(0x39)  | \
242                                         FTIM1_NAND_TRR(0x0e)   | \
243                                         FTIM1_NAND_TRP(0x18))
244 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
245                                         FTIM2_NAND_TREH(0x0a) | \
246                                         FTIM2_NAND_TWHRE(0x1e))
247 #define CONFIG_SYS_NAND_FTIM3           0x0
248
249 #define CONFIG_SYS_NAND_DDR_LAW         11
250 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
251 #define CONFIG_SYS_MAX_NAND_DEVICE      1
252
253 #if defined(CONFIG_MTD_RAW_NAND)
254 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
255 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
256 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
257 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
258 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
259 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
260 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
261 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
262 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
263 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
264 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
265 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
266 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
267 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
268 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
269 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
270 #else
271 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
272 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
273 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
274 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
275 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
276 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
277 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
278 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
279 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
280 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
281 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
282 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
283 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
284 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
285 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
286 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
287 #endif
288
289 #define CONFIG_HWCONFIG
290
291 /* define to use L1 as initial stack */
292 #define CONFIG_L1_INIT_RAM
293 #define CONFIG_SYS_INIT_RAM_LOCK
294 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
295 #ifdef CONFIG_PHYS_64BIT
296 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
297 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
298 /* The assembler doesn't like typecast */
299 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
300         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
301           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
302 #else
303 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   0xfe03c000 /* Initial L1 address */
304 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
305 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
306 #endif
307 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
308
309 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
310
311 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
312
313 /* Serial Port */
314 #define CONFIG_SYS_NS16550_SERIAL
315 #define CONFIG_SYS_NS16550_REG_SIZE     1
316 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
317
318 #define CONFIG_SYS_BAUDRATE_TABLE       \
319         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
320
321 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
322 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
323 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
324 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
325
326 /* I2C */
327
328 #define I2C_PCA6408_BUS_NUM             1
329 #define I2C_PCA6408_ADDR                0x20
330
331 /* I2C bus multiplexer */
332 #define I2C_MUX_CH_DEFAULT      0x8
333
334 /*
335  * RTC configuration
336  */
337 #define RTC
338 #define CONFIG_RTC_DS1337       1
339 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
340
341 /*
342  * eSPI - Enhanced SPI
343  */
344
345 /*
346  * General PCIe
347  * Memory space is mapped 1-1, but I/O space must start from 0.
348  */
349
350 #ifdef CONFIG_PCI
351 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
352 #ifdef CONFIG_PCIE1
353 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
354 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
355 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
356 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
357 #endif
358
359 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
360 #ifdef CONFIG_PCIE2
361 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
362 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
363 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
364 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
365 #endif
366
367 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
368 #ifdef CONFIG_PCIE3
369 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
370 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
371 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
372 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
373 #endif
374 #endif  /* CONFIG_PCI */
375
376 /*
377  * USB
378  */
379
380 /*
381  * SDHC
382  */
383 #ifdef CONFIG_MMC
384 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
385 #endif
386
387 /* Qman/Bman */
388 #ifndef CONFIG_NOBQFMAN
389 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
390 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
391 #ifdef CONFIG_PHYS_64BIT
392 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
393 #else
394 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
395 #endif
396 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
397 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
398 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
399 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
400 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
401 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
402                                         CONFIG_SYS_BMAN_CENA_SIZE)
403 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
404 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
405 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
406 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
407 #ifdef CONFIG_PHYS_64BIT
408 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
409 #else
410 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
411 #endif
412 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
413 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
414 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
415 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
416 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
417 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
418                                         CONFIG_SYS_QMAN_CENA_SIZE)
419 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
420 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
421
422 #define CONFIG_SYS_DPAA_FMAN
423
424 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
425 #endif /* CONFIG_NOBQFMAN */
426
427 #ifdef CONFIG_SYS_DPAA_FMAN
428 #if defined(CONFIG_TARGET_T1024RDB)
429 #define RGMII_PHY1_ADDR         0x2
430 #define RGMII_PHY2_ADDR         0x6
431 #define SGMII_AQR_PHY_ADDR      0x2
432 #define FM1_10GEC1_PHY_ADDR     0x1
433 #elif defined(CONFIG_TARGET_T1023RDB)
434 #define RGMII_PHY1_ADDR         0x1
435 #define SGMII_RTK_PHY_ADDR      0x3
436 #define SGMII_AQR_PHY_ADDR      0x2
437 #endif
438 #endif
439
440 /*
441  * Dynamic MTD Partition support with mtdparts
442  */
443
444 /*
445  * Environment
446  */
447 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
448 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
449
450 /*
451  * Miscellaneous configurable options
452  */
453
454 /*
455  * For booting Linux, the board info and command line data
456  * have to be in the first 64 MB of memory, since this is
457  * the maximum mapped by the Linux kernel during initialization.
458  */
459 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
460
461 /*
462  * Environment Configuration
463  */
464 #define CONFIG_ROOTPATH         "/opt/nfsroot"
465 #define CONFIG_UBOOTPATH        u-boot.bin /* U-Boot image on TFTP server */
466 #define __USB_PHY_TYPE          utmi
467
468 #ifdef CONFIG_ARCH_T1024
469 #define ARCH_EXTRA_ENV_SETTINGS \
470         "bank_intlv=cs0_cs1\0"                  \
471         "ramdiskfile=t1024rdb/ramdisk.uboot\0"  \
472         "fdtfile=t1024rdb/t1024rdb.dtb\0"
473 #else
474 #define ARCH_EXTRA_ENV_SETTINGS \
475         "bank_intlv=null\0"                     \
476         "ramdiskfile=t1023rdb/ramdisk.uboot\0"  \
477         "fdtfile=t1023rdb/t1023rdb.dtb\0"
478 #endif
479
480 #define CONFIG_EXTRA_ENV_SETTINGS                               \
481         ARCH_EXTRA_ENV_SETTINGS                                 \
482         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
483         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"  \
484         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
485         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
486         "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
487         "netdev=eth0\0"                                         \
488         "tftpflash=tftpboot $loadaddr $uboot && "               \
489         "protect off $ubootaddr +$filesize && "                 \
490         "erase $ubootaddr +$filesize && "                       \
491         "cp.b $loadaddr $ubootaddr $filesize && "               \
492         "protect on $ubootaddr +$filesize && "                  \
493         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
494         "consoledev=ttyS0\0"                                    \
495         "ramdiskaddr=2000000\0"                                 \
496         "fdtaddr=1e00000\0"                                     \
497         "bdev=sda3\0"
498
499 #include <asm/fsl_secure_boot.h>
500
501 #endif  /* __T1024RDB_H */