powerpc: Switch to using CONFIG_SYS_INIT_SP_OFFSET from CONFIG_SYS_GBL_DATA_OFFSET
[platform/kernel/u-boot.git] / include / configs / T102xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T1024/T1023 RDB board configuration file
9  */
10
11 #ifndef __T1024RDB_H
12 #define __T1024RDB_H
13
14 #include <linux/stringify.h>
15
16 /* High Level Configuration Options */
17 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
18 #define CONFIG_ENABLE_36BIT_PHYS
19
20 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
21 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
22
23 #ifdef CONFIG_RAMBOOT_PBL
24 #define RESET_VECTOR_OFFSET             0x27FFC
25 #define BOOT_PAGE_OFFSET                0x27000
26
27 #ifdef CONFIG_MTD_RAW_NAND
28 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
29 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
30 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
31 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
32 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
33 #endif
34 #endif
35
36 #ifdef CONFIG_SPIFLASH
37 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
38 #define CONFIG_SPL_SPI_FLASH_MINIMAL
39 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
40 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
43 #ifndef CONFIG_SPL_BUILD
44 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
45 #endif
46 #endif
47
48 #ifdef CONFIG_SDCARD
49 #define CONFIG_RESET_VECTOR_ADDRESS     0x30000FFC
50 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
51 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
52 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
53 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
54 #ifndef CONFIG_SPL_BUILD
55 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
56 #endif
57 #endif
58
59 #endif /* CONFIG_RAMBOOT_PBL */
60
61 #ifndef CONFIG_RESET_VECTOR_ADDRESS
62 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
63 #endif
64
65 /* PCIe Boot - Master */
66 #define CONFIG_SRIO_PCIE_BOOT_MASTER
67 /*
68  * for slave u-boot IMAGE instored in master memory space,
69  * PHYS must be aligned based on the SIZE
70  */
71 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
72 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
73 #ifdef CONFIG_PHYS_64BIT
74 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
75 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
76 #else
77 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
78 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
79 #endif
80 /*
81  * for slave UCODE and ENV instored in master memory space,
82  * PHYS must be aligned based on the SIZE
83  */
84 #ifdef CONFIG_PHYS_64BIT
85 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
86 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0x3ffe00000ull
87 #else
88 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
89 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
90 #endif
91 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
92 /* slave core release by master*/
93 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET        0xe00e4
94 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK      0x00000001 /* release core 0 */
95
96 /* PCIe Boot - Slave */
97 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
98 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
99 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
100                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
101 /* Set 1M boot space for PCIe boot */
102 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
103 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS       \
104                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
105 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
106 #endif
107
108 /*
109  * These can be toggled for performance analysis, otherwise use default.
110  */
111 #define CONFIG_SYS_CACHE_STASHING
112 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
113 #ifdef CONFIG_DDR_ECC
114 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
115 #endif
116
117 /*
118  *  Config the L3 Cache as L3 SRAM
119  */
120 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
121 #define CONFIG_SYS_L3_SIZE              (256 << 10)
122 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
123 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
124 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
125 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
126 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
127
128 #ifdef CONFIG_PHYS_64BIT
129 #define CONFIG_SYS_DCSRBAR              0xf0000000
130 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
131 #endif
132
133 /* EEPROM */
134 #define CONFIG_SYS_I2C_EEPROM_NXID
135 #define CONFIG_SYS_EEPROM_BUS_NUM       0
136
137 /*
138  * DDR Setup
139  */
140 #define CONFIG_VERY_BIG_RAM
141 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
142 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
143 #if defined(CONFIG_TARGET_T1024RDB)
144 #define CONFIG_SYS_SPD_BUS_NUM  0
145 #define SPD_EEPROM_ADDRESS      0x51
146 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
147 #elif defined(CONFIG_TARGET_T1023RDB)
148 #define CONFIG_SYS_DDR_RAW_TIMING
149 #define CONFIG_SYS_SDRAM_SIZE   2048
150 #endif
151
152 /*
153  * IFC Definitions
154  */
155 #define CONFIG_SYS_FLASH_BASE   0xe8000000
156 #ifdef CONFIG_PHYS_64BIT
157 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
158 #else
159 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
160 #endif
161
162 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
163 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
164                                 CSPR_PORT_SIZE_16 | \
165                                 CSPR_MSEL_NOR | \
166                                 CSPR_V)
167 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
168
169 /* NOR Flash Timing Params */
170 #if defined(CONFIG_TARGET_T1024RDB)
171 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
172 #elif defined(CONFIG_TARGET_T1023RDB)
173 #define CONFIG_SYS_NOR_CSOR    (CSOR_NOR_ADM_SHIFT(0) | \
174                                 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
175 #endif
176 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
177                                 FTIM0_NOR_TEADC(0x5) | \
178                                 FTIM0_NOR_TEAHC(0x5))
179 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
180                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
181                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
182 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
183                                 FTIM2_NOR_TCH(0x4) | \
184                                 FTIM2_NOR_TWPH(0x0E) | \
185                                 FTIM2_NOR_TWP(0x1c))
186 #define CONFIG_SYS_NOR_FTIM3    0x0
187
188 #define CONFIG_SYS_FLASH_QUIET_TEST
189 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
190
191 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
192 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
193 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
194
195 #define CONFIG_SYS_FLASH_EMPTY_INFO
196 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
197
198 #ifdef CONFIG_TARGET_T1024RDB
199 /* CPLD on IFC */
200 #define CONFIG_SYS_CPLD_BASE            0xffdf0000
201 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
202 #define CONFIG_SYS_CSPR2_EXT            (0xf)
203 #define CONFIG_SYS_CSPR2                (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
204                                                 | CSPR_PORT_SIZE_8 \
205                                                 | CSPR_MSEL_GPCM \
206                                                 | CSPR_V)
207 #define CONFIG_SYS_AMASK2               IFC_AMASK(64*1024)
208 #define CONFIG_SYS_CSOR2                0x0
209
210 /* CPLD Timing parameters for IFC CS2 */
211 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
212                                                 FTIM0_GPCM_TEADC(0x0e) | \
213                                                 FTIM0_GPCM_TEAHC(0x0e))
214 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
215                                                 FTIM1_GPCM_TRAD(0x1f))
216 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
217                                                 FTIM2_GPCM_TCH(0x8) | \
218                                                 FTIM2_GPCM_TWP(0x1f))
219 #define CONFIG_SYS_CS2_FTIM3            0x0
220 #endif
221
222 /* NAND Flash on IFC */
223 #define CONFIG_SYS_NAND_BASE            0xff800000
224 #ifdef CONFIG_PHYS_64BIT
225 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
226 #else
227 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
228 #endif
229 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
230 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
231                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
232                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
233                                 | CSPR_V)
234 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
235
236 #if defined(CONFIG_TARGET_T1024RDB)
237 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
238                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
239                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
240                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
241                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
242                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
243                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
244 #elif defined(CONFIG_TARGET_T1023RDB)
245 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
246                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
247                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
248                                 | CSOR_NAND_RAL_3       /* RAL 3Bytes */ \
249                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
250                                 | CSOR_NAND_SPRZ_128    /* Spare size = 128 */ \
251                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
252 #endif
253
254 /* ONFI NAND Flash mode0 Timing Params */
255 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
256                                         FTIM0_NAND_TWP(0x18)   | \
257                                         FTIM0_NAND_TWCHT(0x07) | \
258                                         FTIM0_NAND_TWH(0x0a))
259 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
260                                         FTIM1_NAND_TWBE(0x39)  | \
261                                         FTIM1_NAND_TRR(0x0e)   | \
262                                         FTIM1_NAND_TRP(0x18))
263 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
264                                         FTIM2_NAND_TREH(0x0a) | \
265                                         FTIM2_NAND_TWHRE(0x1e))
266 #define CONFIG_SYS_NAND_FTIM3           0x0
267
268 #define CONFIG_SYS_NAND_DDR_LAW         11
269 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
270 #define CONFIG_SYS_MAX_NAND_DEVICE      1
271
272 #if defined(CONFIG_MTD_RAW_NAND)
273 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
274 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
275 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
276 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
277 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
278 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
279 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
280 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
281 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
282 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
283 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
284 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
285 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
286 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
287 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
288 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
289 #else
290 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
291 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
292 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
293 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
294 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
295 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
296 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
297 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
298 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
299 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
300 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
301 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
302 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
303 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
304 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
305 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
306 #endif
307
308 #if defined(CONFIG_RAMBOOT_PBL)
309 #define CONFIG_SYS_RAMBOOT
310 #endif
311
312 #define CONFIG_HWCONFIG
313
314 /* define to use L1 as initial stack */
315 #define CONFIG_L1_INIT_RAM
316 #define CONFIG_SYS_INIT_RAM_LOCK
317 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
318 #ifdef CONFIG_PHYS_64BIT
319 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
320 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
321 /* The assembler doesn't like typecast */
322 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
323         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
324           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
325 #else
326 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   0xfe03c000 /* Initial L1 address */
327 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
328 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
329 #endif
330 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
331
332 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
333 #define CONFIG_SYS_INIT_SP_ADDR         (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET)
334
335 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
336
337 /* Serial Port */
338 #define CONFIG_SYS_NS16550_SERIAL
339 #define CONFIG_SYS_NS16550_REG_SIZE     1
340 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
341
342 #define CONFIG_SYS_BAUDRATE_TABLE       \
343         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
344
345 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
346 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
347 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
348 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
349
350 /* I2C */
351
352 #define I2C_PCA6408_BUS_NUM             1
353 #define I2C_PCA6408_ADDR                0x20
354
355 /* I2C bus multiplexer */
356 #define I2C_MUX_CH_DEFAULT      0x8
357
358 /*
359  * RTC configuration
360  */
361 #define RTC
362 #define CONFIG_RTC_DS1337       1
363 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
364
365 /*
366  * eSPI - Enhanced SPI
367  */
368
369 /*
370  * General PCIe
371  * Memory space is mapped 1-1, but I/O space must start from 0.
372  */
373 #define CONFIG_PCIE1            /* PCIE controller 1 */
374 #define CONFIG_PCIE2            /* PCIE controller 2 */
375 #define CONFIG_PCIE3            /* PCIE controller 3 */
376
377 #ifdef CONFIG_PCI
378 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
379 #ifdef CONFIG_PCIE1
380 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
381 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
382 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
383 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
384 #endif
385
386 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
387 #ifdef CONFIG_PCIE2
388 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
389 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
390 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
391 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
392 #endif
393
394 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
395 #ifdef CONFIG_PCIE3
396 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
397 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
398 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
399 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
400 #endif
401
402 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
403 #endif  /* CONFIG_PCI */
404
405 /*
406  * USB
407  */
408 #define CONFIG_HAS_FSL_DR_USB
409
410 #ifdef CONFIG_HAS_FSL_DR_USB
411 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
412 #endif
413
414 /*
415  * SDHC
416  */
417 #ifdef CONFIG_MMC
418 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
419 #endif
420
421 /* Qman/Bman */
422 #ifndef CONFIG_NOBQFMAN
423 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
424 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
425 #ifdef CONFIG_PHYS_64BIT
426 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
427 #else
428 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
429 #endif
430 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
431 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
432 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
433 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
434 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
435 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
436                                         CONFIG_SYS_BMAN_CENA_SIZE)
437 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
438 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
439 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
440 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
441 #ifdef CONFIG_PHYS_64BIT
442 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
443 #else
444 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
445 #endif
446 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
447 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
448 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
449 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
450 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
451 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
452                                         CONFIG_SYS_QMAN_CENA_SIZE)
453 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
454 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
455
456 #define CONFIG_SYS_DPAA_FMAN
457
458 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
459 #endif /* CONFIG_NOBQFMAN */
460
461 #ifdef CONFIG_SYS_DPAA_FMAN
462 #if defined(CONFIG_TARGET_T1024RDB)
463 #define RGMII_PHY1_ADDR         0x2
464 #define RGMII_PHY2_ADDR         0x6
465 #define SGMII_AQR_PHY_ADDR      0x2
466 #define FM1_10GEC1_PHY_ADDR     0x1
467 #elif defined(CONFIG_TARGET_T1023RDB)
468 #define RGMII_PHY1_ADDR         0x1
469 #define SGMII_RTK_PHY_ADDR      0x3
470 #define SGMII_AQR_PHY_ADDR      0x2
471 #endif
472 #endif
473
474 /*
475  * Dynamic MTD Partition support with mtdparts
476  */
477
478 /*
479  * Environment
480  */
481 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
482 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
483
484 /*
485  * Miscellaneous configurable options
486  */
487
488 /*
489  * For booting Linux, the board info and command line data
490  * have to be in the first 64 MB of memory, since this is
491  * the maximum mapped by the Linux kernel during initialization.
492  */
493 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
494 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
495
496 /*
497  * Environment Configuration
498  */
499 #define CONFIG_ROOTPATH         "/opt/nfsroot"
500 #define CONFIG_UBOOTPATH        u-boot.bin /* U-Boot image on TFTP server */
501 #define __USB_PHY_TYPE          utmi
502
503 #ifdef CONFIG_ARCH_T1024
504 #define ARCH_EXTRA_ENV_SETTINGS \
505         "bank_intlv=cs0_cs1\0"                  \
506         "ramdiskfile=t1024rdb/ramdisk.uboot\0"  \
507         "fdtfile=t1024rdb/t1024rdb.dtb\0"
508 #else
509 #define ARCH_EXTRA_ENV_SETTINGS \
510         "bank_intlv=null\0"                     \
511         "ramdiskfile=t1023rdb/ramdisk.uboot\0"  \
512         "fdtfile=t1023rdb/t1023rdb.dtb\0"
513 #endif
514
515 #define CONFIG_EXTRA_ENV_SETTINGS                               \
516         ARCH_EXTRA_ENV_SETTINGS                                 \
517         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
518         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"  \
519         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
520         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
521         "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
522         "netdev=eth0\0"                                         \
523         "tftpflash=tftpboot $loadaddr $uboot && "               \
524         "protect off $ubootaddr +$filesize && "                 \
525         "erase $ubootaddr +$filesize && "                       \
526         "cp.b $loadaddr $ubootaddr $filesize && "               \
527         "protect on $ubootaddr +$filesize && "                  \
528         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
529         "consoledev=ttyS0\0"                                    \
530         "ramdiskaddr=2000000\0"                                 \
531         "fdtaddr=1e00000\0"                                     \
532         "bdev=sda3\0"
533
534 #include <asm/fsl_secure_boot.h>
535
536 #endif  /* __T1024RDB_H */