da43320d18cf5363a79a352ab3f129f7992920c0
[platform/kernel/u-boot.git] / include / configs / P2041RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2012 Freescale Semiconductor, Inc.
4  */
5
6 /*
7  * P2041 RDB board configuration file
8  * Also supports P2040 RDB
9  */
10 #ifndef __CONFIG_H
11 #define __CONFIG_H
12
13 #ifdef CONFIG_RAMBOOT_PBL
14 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
15 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
16 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/corenet_ds/pbi.cfg
17 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/corenet_ds/rcw_p2041rdb.cfg
18 #endif
19
20 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
21 /* Set 1M boot space */
22 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
23 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
24                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
25 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
26 #endif
27
28 /* High Level Configuration Options */
29 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
30
31 #ifndef CONFIG_RESET_VECTOR_ADDRESS
32 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
33 #endif
34
35 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
36 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
37 #define CONFIG_PCIE1                    /* PCIE controller 1 */
38 #define CONFIG_PCIE2                    /* PCIE controller 2 */
39 #define CONFIG_PCIE3                    /* PCIE controller 3 */
40 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
41 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
42
43 #define CONFIG_SYS_SRIO
44 #define CONFIG_SRIO1                    /* SRIO port 1 */
45 #define CONFIG_SRIO2                    /* SRIO port 2 */
46 #define CONFIG_SRIO_PCIE_BOOT_MASTER
47 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
48
49 #define CONFIG_ENV_OVERWRITE
50
51 #if defined(CONFIG_SPIFLASH)
52         #define CONFIG_ENV_SPI_BUS              0
53         #define CONFIG_ENV_SPI_CS               0
54         #define CONFIG_ENV_SPI_MAX_HZ           10000000
55         #define CONFIG_ENV_SPI_MODE             0
56         #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
57         #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
58         #define CONFIG_ENV_SECT_SIZE            0x10000
59 #elif defined(CONFIG_SDCARD)
60         #define CONFIG_FSL_FIXED_MMC_LOCATION
61         #define CONFIG_SYS_MMC_ENV_DEV          0
62         #define CONFIG_ENV_SIZE                 0x2000
63         #define CONFIG_ENV_OFFSET               (512 * 1658)
64 #elif defined(CONFIG_NAND)
65 #define CONFIG_ENV_SIZE                 CONFIG_SYS_NAND_BLOCK_SIZE
66 #define CONFIG_ENV_OFFSET               (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
67 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
68 #define CONFIG_ENV_ADDR         0xffe20000
69 #define CONFIG_ENV_SIZE         0x2000
70 #elif defined(CONFIG_ENV_IS_NOWHERE)
71 #define CONFIG_ENV_SIZE         0x2000
72 #else
73         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE \
74                         - CONFIG_ENV_SECT_SIZE)
75         #define CONFIG_ENV_SIZE         0x2000
76         #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
77 #endif
78
79 #ifndef __ASSEMBLY__
80 unsigned long get_board_sys_clk(unsigned long dummy);
81 #endif
82 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0)
83
84 /*
85  * These can be toggled for performance analysis, otherwise use default.
86  */
87 #define CONFIG_SYS_CACHE_STASHING
88 #define CONFIG_BACKSIDE_L2_CACHE
89 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
90 #define CONFIG_BTB                      /* toggle branch predition */
91
92 #define CONFIG_ENABLE_36BIT_PHYS
93
94 #ifdef CONFIG_PHYS_64BIT
95 #define CONFIG_ADDR_MAP
96 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
97 #endif
98
99 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
100 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
101 #define CONFIG_SYS_MEMTEST_END          0x00400000
102
103 /*
104  *  Config the L3 Cache as L3 SRAM
105  */
106 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
107 #ifdef CONFIG_PHYS_64BIT
108 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | \
109                 CONFIG_RAMBOOT_TEXT_BASE)
110 #else
111 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
112 #endif
113 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
114 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
115
116 #ifdef CONFIG_PHYS_64BIT
117 #define CONFIG_SYS_DCSRBAR              0xf0000000
118 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
119 #endif
120
121 /* EEPROM */
122 #define CONFIG_ID_EEPROM
123 #define CONFIG_SYS_I2C_EEPROM_NXID
124 #define CONFIG_SYS_EEPROM_BUS_NUM       0
125 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x50
126 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
127
128 /*
129  * DDR Setup
130  */
131 #define CONFIG_VERY_BIG_RAM
132 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
133 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
134
135 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
136 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
137
138 #define CONFIG_DDR_SPD
139
140 #define CONFIG_SYS_SPD_BUS_NUM  0
141 #define SPD_EEPROM_ADDRESS      0x52
142 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
143
144 /*
145  * Local Bus Definitions
146  */
147
148 /* Set the local bus clock 1/8 of platform clock */
149 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
150
151 /*
152  * This board doesn't have a promjet connector.
153  * However, it uses commone corenet board LAW and TLB.
154  * It is necessary to use the same start address with proper offset.
155  */
156 #define CONFIG_SYS_FLASH_BASE           0xe0000000
157 #ifdef CONFIG_PHYS_64BIT
158 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
159 #else
160 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
161 #endif
162
163 #define CONFIG_SYS_FLASH_BR_PRELIM \
164                 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
165                 BR_PS_16 | BR_V)
166 #define CONFIG_SYS_FLASH_OR_PRELIM \
167                 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
168                  | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
169
170 #define CONFIG_FSL_CPLD
171 #define CPLD_BASE               0xffdf0000      /* CPLD registers */
172 #ifdef CONFIG_PHYS_64BIT
173 #define CPLD_BASE_PHYS          0xfffdf0000ull
174 #else
175 #define CPLD_BASE_PHYS          CPLD_BASE
176 #endif
177
178 #define CONFIG_SYS_BR3_PRELIM   (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
179 #define CONFIG_SYS_OR3_PRELIM   0xffffeff7      /* 32KB but only 4k mapped */
180
181 #define PIXIS_LBMAP_SWITCH      7
182 #define PIXIS_LBMAP_MASK        0xf0
183 #define PIXIS_LBMAP_SHIFT       4
184 #define PIXIS_LBMAP_ALTBANK     0x40
185
186 #define CONFIG_SYS_FLASH_QUIET_TEST
187 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
188
189 #define CONFIG_SYS_MAX_FLASH_BANKS      1               /* number of banks */
190 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
191 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Erase Timeout (ms) */
192 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Write Timeout (ms) */
193
194 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
195
196 #if defined(CONFIG_RAMBOOT_PBL)
197 #define CONFIG_SYS_RAMBOOT
198 #endif
199
200 #define CONFIG_NAND_FSL_ELBC
201 /* Nand Flash */
202 #ifdef CONFIG_NAND_FSL_ELBC
203 #define CONFIG_SYS_NAND_BASE            0xffa00000
204 #ifdef CONFIG_PHYS_64BIT
205 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
206 #else
207 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
208 #endif
209
210 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
211 #define CONFIG_SYS_MAX_NAND_DEVICE      1
212 #define CONFIG_SYS_NAND_BLOCK_SIZE    (128 * 1024)
213
214 /* NAND flash config */
215 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
216                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
217                                | BR_PS_8               /* Port Size = 8 bit */ \
218                                | BR_MS_FCM             /* MSEL = FCM */ \
219                                | BR_V)                 /* valid */
220 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
221                                | OR_FCM_PGS            /* Large Page*/ \
222                                | OR_FCM_CSCT \
223                                | OR_FCM_CST \
224                                | OR_FCM_CHT \
225                                | OR_FCM_SCY_1 \
226                                | OR_FCM_TRLX \
227                                | OR_FCM_EHTR)
228
229 #ifdef CONFIG_NAND
230 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
231 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
232 #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
233 #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
234 #else
235 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
236 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
237 #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
238 #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
239 #endif
240 #else
241 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
242 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
243 #endif /* CONFIG_NAND_FSL_ELBC */
244
245 #define CONFIG_SYS_FLASH_EMPTY_INFO
246 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
247 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
248
249 #define CONFIG_HWCONFIG
250
251 /* define to use L1 as initial stack */
252 #define CONFIG_L1_INIT_RAM
253 #define CONFIG_SYS_INIT_RAM_LOCK
254 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* Initial L1 address */
255 #ifdef CONFIG_PHYS_64BIT
256 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
257 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
258 /* The assembler doesn't like typecast */
259 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
260         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
261           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
262 #else
263 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
264 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
265 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
266 #endif
267 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
268
269 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
270                                         GENERATED_GBL_DATA_SIZE)
271 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
272
273 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
274 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)
275
276 /* Serial Port - controlled on board with jumper J8
277  * open - index 2
278  * shorted - index 1
279  */
280 #define CONFIG_SYS_NS16550_SERIAL
281 #define CONFIG_SYS_NS16550_REG_SIZE     1
282 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
283
284 #define CONFIG_SYS_BAUDRATE_TABLE       \
285         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
286
287 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
288 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
289 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
290 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
291
292 /* I2C */
293 #define CONFIG_SYS_I2C
294 #define CONFIG_SYS_I2C_FSL
295 #define CONFIG_SYS_FSL_I2C_SPEED        400000
296 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
297 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
298 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
299 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
300 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x118100
301
302 /*
303  * RapidIO
304  */
305 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
306 #ifdef CONFIG_PHYS_64BIT
307 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
308 #else
309 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
310 #endif
311 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
312
313 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
314 #ifdef CONFIG_PHYS_64BIT
315 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
316 #else
317 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
318 #endif
319 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
320
321 /*
322  * for slave u-boot IMAGE instored in master memory space,
323  * PHYS must be aligned based on the SIZE
324  */
325 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
326 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
327 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
328 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
329 /*
330  * for slave UCODE and ENV instored in master memory space,
331  * PHYS must be aligned based on the SIZE
332  */
333 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
334 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
335 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
336
337 /* slave core release by master*/
338 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
339 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
340
341 /*
342  * SRIO_PCIE_BOOT - SLAVE
343  */
344 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
345 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
346 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
347                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
348 #endif
349
350 /*
351  * eSPI - Enhanced SPI
352  */
353
354 /*
355  * General PCI
356  * Memory space is mapped 1-1, but I/O space must start from 0.
357  */
358
359 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
360 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
361 #ifdef CONFIG_PHYS_64BIT
362 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
363 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
364 #else
365 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
366 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
367 #endif
368 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
369 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
370 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
371 #ifdef CONFIG_PHYS_64BIT
372 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
373 #else
374 #define CONFIG_SYS_PCIE1_IO_PHYS        0xf8000000
375 #endif
376 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
377
378 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
379 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
380 #ifdef CONFIG_PHYS_64BIT
381 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
382 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
383 #else
384 #define CONFIG_SYS_PCIE2_MEM_BUS        0xa0000000
385 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
386 #endif
387 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
388 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
389 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
390 #ifdef CONFIG_PHYS_64BIT
391 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
392 #else
393 #define CONFIG_SYS_PCIE2_IO_PHYS        0xf8010000
394 #endif
395 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
396
397 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
398 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
399 #ifdef CONFIG_PHYS_64BIT
400 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
401 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
402 #else
403 #define CONFIG_SYS_PCIE3_MEM_BUS        0xc0000000
404 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc0000000
405 #endif
406 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x20000000      /* 512M */
407 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
408 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
409 #ifdef CONFIG_PHYS_64BIT
410 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
411 #else
412 #define CONFIG_SYS_PCIE3_IO_PHYS        0xf8020000
413 #endif
414 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
415
416 /* Qman/Bman */
417 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
418 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
419 #ifdef CONFIG_PHYS_64BIT
420 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
421 #else
422 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
423 #endif
424 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
425 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
426 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
427 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
428 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
429 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
430                                         CONFIG_SYS_BMAN_CENA_SIZE)
431 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
432 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
433 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
434 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
435 #ifdef CONFIG_PHYS_64BIT
436 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
437 #else
438 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
439 #endif
440 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
441 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
442 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
443 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
444 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
445 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
446                                         CONFIG_SYS_QMAN_CENA_SIZE)
447 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
448 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
449
450 #define CONFIG_SYS_DPAA_FMAN
451 #define CONFIG_SYS_DPAA_PME
452 /* Default address of microcode for the Linux Fman driver */
453 #if defined(CONFIG_SPIFLASH)
454 /*
455  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
456  * env, so we got 0x110000.
457  */
458 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
459 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
460 #elif defined(CONFIG_SDCARD)
461 /*
462  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
463  * about 825KB (1650 blocks), Env is stored after the image, and the env size is
464  * 0x2000 (16 blocks), 8 + 1650 + 16 = 1674, enlarge it to 1680.
465  */
466 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
467 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 1680)
468 #elif defined(CONFIG_NAND)
469 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
470 #define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
471 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
472 /*
473  * Slave has no ucode locally, it can fetch this from remote. When implementing
474  * in two corenet boards, slave's ucode could be stored in master's memory
475  * space, the address can be mapped from slave TLB->slave LAW->
476  * slave SRIO or PCIE outbound window->master inbound window->
477  * master LAW->the ucode address in master's memory space.
478  */
479 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
480 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
481 #else
482 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
483 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
484 #endif
485 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
486 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
487
488 #ifdef CONFIG_SYS_DPAA_FMAN
489 #define CONFIG_FMAN_ENET
490 #define CONFIG_PHYLIB_10G
491 #define CONFIG_PHY_VITESSE
492 #define CONFIG_PHY_TERANETICS
493 #endif
494
495 #ifdef CONFIG_PCI
496 #define CONFIG_PCI_INDIRECT_BRIDGE
497
498 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
499 #endif  /* CONFIG_PCI */
500
501 /* SATA */
502 #define CONFIG_FSL_SATA_V2
503
504 #ifdef CONFIG_FSL_SATA_V2
505 #define CONFIG_SYS_SATA_MAX_DEVICE      2
506 #define CONFIG_SATA1
507 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
508 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
509 #define CONFIG_SATA2
510 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
511 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
512
513 #define CONFIG_LBA48
514 #endif
515
516 #ifdef CONFIG_FMAN_ENET
517 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x2
518 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x3
519 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x4
520 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1
521 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR  0x0
522
523 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
524 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
525 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
526 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
527
528 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  0
529
530 #define CONFIG_SYS_TBIPA_VALUE  8
531 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
532 #endif
533
534 /*
535  * Environment
536  */
537 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
538 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
539
540 /*
541  * Command line configuration.
542  */
543
544 /*
545 * USB
546 */
547 #define CONFIG_HAS_FSL_DR_USB
548 #define CONFIG_HAS_FSL_MPH_USB
549
550 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
551 #define CONFIG_USB_EHCI_FSL
552 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
553 #endif
554
555 #ifdef CONFIG_MMC
556 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
557 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
558 #endif
559
560 /*
561  * Miscellaneous configurable options
562  */
563 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
564
565 /*
566  * For booting Linux, the board info and command line data
567  * have to be in the first 64 MB of memory, since this is
568  * the maximum mapped by the Linux kernel during initialization.
569  */
570 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux */
571 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
572
573 #ifdef CONFIG_CMD_KGDB
574 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
575 #endif
576
577 /*
578  * Environment Configuration
579  */
580 #define CONFIG_ROOTPATH         "/opt/nfsroot"
581 #define CONFIG_BOOTFILE         "uImage"
582 #define CONFIG_UBOOTPATH        u-boot.bin
583
584 /* default location for tftp and bootm */
585 #define CONFIG_LOADADDR         1000000
586
587 #define __USB_PHY_TYPE  utmi
588
589 #define CONFIG_EXTRA_ENV_SETTINGS                               \
590         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
591         "bank_intlv=cs0_cs1\0"                                  \
592         "netdev=eth0\0"                                         \
593         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
594         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"             \
595         "tftpflash=tftpboot $loadaddr $uboot && "               \
596         "protect off $ubootaddr +$filesize && "                 \
597         "erase $ubootaddr +$filesize && "                       \
598         "cp.b $loadaddr $ubootaddr $filesize && "               \
599         "protect on $ubootaddr +$filesize && "                  \
600         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
601         "consoledev=ttyS0\0"                                    \
602         "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"                \
603         "usb_dr_mode=host\0"                                    \
604         "ramdiskaddr=2000000\0"                                 \
605         "ramdiskfile=p2041rdb/ramdisk.uboot\0"                  \
606         "fdtaddr=1e00000\0"                                     \
607         "fdtfile=p2041rdb/p2041rdb.dtb\0"                       \
608         "bdev=sda3\0"
609
610 #define CONFIG_HDBOOT                                   \
611         "setenv bootargs root=/dev/$bdev rw "           \
612         "console=$consoledev,$baudrate $othbootargs;"   \
613         "tftp $loadaddr $bootfile;"                     \
614         "tftp $fdtaddr $fdtfile;"                       \
615         "bootm $loadaddr - $fdtaddr"
616
617 #define CONFIG_NFSBOOTCOMMAND                   \
618         "setenv bootargs root=/dev/nfs rw "     \
619         "nfsroot=$serverip:$rootpath "          \
620         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
621         "console=$consoledev,$baudrate $othbootargs;"   \
622         "tftp $loadaddr $bootfile;"             \
623         "tftp $fdtaddr $fdtfile;"               \
624         "bootm $loadaddr - $fdtaddr"
625
626 #define CONFIG_RAMBOOTCOMMAND                           \
627         "setenv bootargs root=/dev/ram rw "             \
628         "console=$consoledev,$baudrate $othbootargs;"   \
629         "tftp $ramdiskaddr $ramdiskfile;"               \
630         "tftp $loadaddr $bootfile;"                     \
631         "tftp $fdtaddr $fdtfile;"                       \
632         "bootm $loadaddr $ramdiskaddr $fdtaddr"
633
634 #define CONFIG_BOOTCOMMAND              CONFIG_HDBOOT
635
636 #include <asm/fsl_secure_boot.h>
637
638 #endif  /* __CONFIG_H */