Convert CONFIG_USE_BOOTCOMMAND et al to Kconfig
[platform/kernel/u-boot.git] / include / configs / P2041RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * P2041 RDB board configuration file
9  * Also supports P2040 RDB
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #ifdef CONFIG_RAMBOOT_PBL
15 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
16 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
17 #endif
18
19 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
20 /* Set 1M boot space */
21 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
24 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25 #endif
26
27 /* High Level Configuration Options */
28 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
29
30 #ifndef CONFIG_RESET_VECTOR_ADDRESS
31 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
32 #endif
33
34 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
35 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
36 #define CONFIG_PCIE1                    /* PCIE controller 1 */
37 #define CONFIG_PCIE2                    /* PCIE controller 2 */
38 #define CONFIG_PCIE3                    /* PCIE controller 3 */
39 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
40
41 #define CONFIG_SYS_SRIO
42 #define CONFIG_SRIO1                    /* SRIO port 1 */
43 #define CONFIG_SRIO2                    /* SRIO port 2 */
44 #define CONFIG_SRIO_PCIE_BOOT_MASTER
45 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
46
47 #if defined(CONFIG_SPIFLASH)
48 #elif defined(CONFIG_SDCARD)
49         #define CONFIG_FSL_FIXED_MMC_LOCATION
50 #endif
51
52 #ifndef __ASSEMBLY__
53 unsigned long get_board_sys_clk(unsigned long dummy);
54 #include <linux/stringify.h>
55 #endif
56 #define CONFIG_SYS_CLK_FREQ     get_board_sys_clk(0)
57
58 /*
59  * These can be toggled for performance analysis, otherwise use default.
60  */
61 #define CONFIG_SYS_CACHE_STASHING
62 #define CONFIG_BACKSIDE_L2_CACHE
63 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
64 #define CONFIG_BTB                      /* toggle branch predition */
65
66 #define CONFIG_ENABLE_36BIT_PHYS
67
68 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
69
70 /*
71  *  Config the L3 Cache as L3 SRAM
72  */
73 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
74 #ifdef CONFIG_PHYS_64BIT
75 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | \
76                 CONFIG_RAMBOOT_TEXT_BASE)
77 #else
78 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
79 #endif
80 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
81 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
82
83 #ifdef CONFIG_PHYS_64BIT
84 #define CONFIG_SYS_DCSRBAR              0xf0000000
85 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
86 #endif
87
88 /* EEPROM */
89 #define CONFIG_SYS_I2C_EEPROM_NXID
90 #define CONFIG_SYS_EEPROM_BUS_NUM       0
91
92 /*
93  * DDR Setup
94  */
95 #define CONFIG_VERY_BIG_RAM
96 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
97 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
98
99 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
100 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
101
102 #define CONFIG_SYS_SPD_BUS_NUM  0
103 #define SPD_EEPROM_ADDRESS      0x52
104 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
105
106 /*
107  * Local Bus Definitions
108  */
109
110 /* Set the local bus clock 1/8 of platform clock */
111 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
112
113 /*
114  * This board doesn't have a promjet connector.
115  * However, it uses commone corenet board LAW and TLB.
116  * It is necessary to use the same start address with proper offset.
117  */
118 #define CONFIG_SYS_FLASH_BASE           0xe0000000
119 #ifdef CONFIG_PHYS_64BIT
120 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
121 #else
122 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
123 #endif
124
125 #define CONFIG_SYS_FLASH_BR_PRELIM \
126                 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
127                 BR_PS_16 | BR_V)
128 #define CONFIG_SYS_FLASH_OR_PRELIM \
129                 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
130                  | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
131
132 #define CONFIG_FSL_CPLD
133 #define CPLD_BASE               0xffdf0000      /* CPLD registers */
134 #ifdef CONFIG_PHYS_64BIT
135 #define CPLD_BASE_PHYS          0xfffdf0000ull
136 #else
137 #define CPLD_BASE_PHYS          CPLD_BASE
138 #endif
139
140 #define CONFIG_SYS_BR3_PRELIM   (BR_PHYS_ADDR(CPLD_BASE_PHYS) | BR_PS_8 | BR_V)
141 #define CONFIG_SYS_OR3_PRELIM   0xffffeff7      /* 32KB but only 4k mapped */
142
143 #define PIXIS_LBMAP_SWITCH      7
144 #define PIXIS_LBMAP_MASK        0xf0
145 #define PIXIS_LBMAP_SHIFT       4
146 #define PIXIS_LBMAP_ALTBANK     0x40
147
148 #define CONFIG_SYS_FLASH_QUIET_TEST
149 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
150
151 #define CONFIG_SYS_MAX_FLASH_BANKS      1               /* number of banks */
152 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
153 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Erase Timeout (ms) */
154 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Write Timeout (ms) */
155
156 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
157
158 #if defined(CONFIG_RAMBOOT_PBL)
159 #define CONFIG_SYS_RAMBOOT
160 #endif
161
162 /* Nand Flash */
163 #ifdef CONFIG_NAND_FSL_ELBC
164 #define CONFIG_SYS_NAND_BASE            0xffa00000
165 #ifdef CONFIG_PHYS_64BIT
166 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
167 #else
168 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
169 #endif
170
171 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
172 #define CONFIG_SYS_MAX_NAND_DEVICE      1
173
174 /* NAND flash config */
175 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
176                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
177                                | BR_PS_8               /* Port Size = 8 bit */ \
178                                | BR_MS_FCM             /* MSEL = FCM */ \
179                                | BR_V)                 /* valid */
180 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
181                                | OR_FCM_PGS            /* Large Page*/ \
182                                | OR_FCM_CSCT \
183                                | OR_FCM_CST \
184                                | OR_FCM_CHT \
185                                | OR_FCM_SCY_1 \
186                                | OR_FCM_TRLX \
187                                | OR_FCM_EHTR)
188
189 #ifdef CONFIG_MTD_RAW_NAND
190 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
191 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
192 #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
193 #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
194 #else
195 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
196 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
197 #define CONFIG_SYS_BR1_PRELIM  CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
198 #define CONFIG_SYS_OR1_PRELIM  CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
199 #endif
200 #else
201 #define CONFIG_SYS_BR0_PRELIM  CONFIG_SYS_FLASH_BR_PRELIM /* NOR Base Address */
202 #define CONFIG_SYS_OR0_PRELIM  CONFIG_SYS_FLASH_OR_PRELIM /* NOR Options */
203 #endif /* CONFIG_NAND_FSL_ELBC */
204
205 #define CONFIG_SYS_FLASH_EMPTY_INFO
206 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
207
208 #define CONFIG_HWCONFIG
209
210 /* define to use L1 as initial stack */
211 #define CONFIG_L1_INIT_RAM
212 #define CONFIG_SYS_INIT_RAM_LOCK
213 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* Initial L1 address */
214 #ifdef CONFIG_PHYS_64BIT
215 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
216 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
217 /* The assembler doesn't like typecast */
218 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
219         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
220           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
221 #else
222 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
223 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
224 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
225 #endif
226 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
227
228 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
229                                         GENERATED_GBL_DATA_SIZE)
230 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
231
232 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
233
234 /* Serial Port - controlled on board with jumper J8
235  * open - index 2
236  * shorted - index 1
237  */
238 #define CONFIG_SYS_NS16550_SERIAL
239 #define CONFIG_SYS_NS16550_REG_SIZE     1
240 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
241
242 #define CONFIG_SYS_BAUDRATE_TABLE       \
243         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
244
245 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
246 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
247 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
248 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
249
250 /* I2C */
251
252
253 /*
254  * RapidIO
255  */
256 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
257 #ifdef CONFIG_PHYS_64BIT
258 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
259 #else
260 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
261 #endif
262 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
263
264 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
265 #ifdef CONFIG_PHYS_64BIT
266 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
267 #else
268 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
269 #endif
270 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
271
272 /*
273  * for slave u-boot IMAGE instored in master memory space,
274  * PHYS must be aligned based on the SIZE
275  */
276 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
277 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
278 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
279 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
280 /*
281  * for slave UCODE and ENV instored in master memory space,
282  * PHYS must be aligned based on the SIZE
283  */
284 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
285 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
286 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
287
288 /* slave core release by master*/
289 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
290 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
291
292 /*
293  * SRIO_PCIE_BOOT - SLAVE
294  */
295 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
296 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
297 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
298                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
299 #endif
300
301 /*
302  * eSPI - Enhanced SPI
303  */
304
305 /*
306  * General PCI
307  * Memory space is mapped 1-1, but I/O space must start from 0.
308  */
309
310 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
311 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
312 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
313 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
314 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
315
316 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
317 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
318 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
319 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
320 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
321
322 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
323 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
324 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
325 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
326 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
327
328 /* Qman/Bman */
329 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
330 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
331 #ifdef CONFIG_PHYS_64BIT
332 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
333 #else
334 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
335 #endif
336 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
337 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
338 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
339 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
340 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
341 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
342                                         CONFIG_SYS_BMAN_CENA_SIZE)
343 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
344 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
345 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
346 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
347 #ifdef CONFIG_PHYS_64BIT
348 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
349 #else
350 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
351 #endif
352 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
353 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
354 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
355 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
356 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
357 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
358                                         CONFIG_SYS_QMAN_CENA_SIZE)
359 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
360 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
361
362 #define CONFIG_SYS_DPAA_FMAN
363 #define CONFIG_SYS_DPAA_PME
364 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
365
366 #ifdef CONFIG_PCI
367 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
368 #endif  /* CONFIG_PCI */
369
370 /* SATA */
371 #define CONFIG_FSL_SATA_V2
372
373 #ifdef CONFIG_FSL_SATA_V2
374 #define CONFIG_SYS_SATA_MAX_DEVICE      2
375 #define CONFIG_SATA1
376 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
377 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
378 #define CONFIG_SATA2
379 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
380 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
381
382 #define CONFIG_LBA48
383 #endif
384
385 #ifdef CONFIG_FMAN_ENET
386 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x2
387 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x3
388 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x4
389 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1
390 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR  0x0
391
392 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
393 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
394 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
395 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
396
397 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  0
398
399 #define CONFIG_SYS_TBIPA_VALUE  8
400 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
401 #endif
402
403 /*
404  * Environment
405  */
406 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
407 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
408
409 /*
410 * USB
411 */
412 #define CONFIG_HAS_FSL_DR_USB
413 #define CONFIG_HAS_FSL_MPH_USB
414
415 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
416 #define CONFIG_USB_EHCI_FSL
417 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
418 #endif
419
420 #ifdef CONFIG_MMC
421 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
422 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
423 #endif
424
425 /*
426  * Miscellaneous configurable options
427  */
428
429 /*
430  * For booting Linux, the board info and command line data
431  * have to be in the first 64 MB of memory, since this is
432  * the maximum mapped by the Linux kernel during initialization.
433  */
434 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux */
435 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
436
437 /*
438  * Environment Configuration
439  */
440 #define CONFIG_ROOTPATH         "/opt/nfsroot"
441 #define CONFIG_BOOTFILE         "uImage"
442 #define CONFIG_UBOOTPATH        u-boot.bin
443
444 #define __USB_PHY_TYPE  utmi
445
446 #define CONFIG_EXTRA_ENV_SETTINGS                               \
447         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
448         "bank_intlv=cs0_cs1\0"                                  \
449         "netdev=eth0\0"                                         \
450         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
451         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"             \
452         "tftpflash=tftpboot $loadaddr $uboot && "               \
453         "protect off $ubootaddr +$filesize && "                 \
454         "erase $ubootaddr +$filesize && "                       \
455         "cp.b $loadaddr $ubootaddr $filesize && "               \
456         "protect on $ubootaddr +$filesize && "                  \
457         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
458         "consoledev=ttyS0\0"                                    \
459         "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"                \
460         "usb_dr_mode=host\0"                                    \
461         "ramdiskaddr=2000000\0"                                 \
462         "ramdiskfile=p2041rdb/ramdisk.uboot\0"                  \
463         "fdtaddr=1e00000\0"                                     \
464         "fdtfile=p2041rdb/p2041rdb.dtb\0"                       \
465         "bdev=sda3\0"
466
467 #include <asm/fsl_secure_boot.h>
468
469 #endif  /* __CONFIG_H */